### INTEGRATED CIRCUITS



Product specification Supersedes data of 2003 Apr 04 2004 Apr 22



### CONTENTS

| 1                                                                                           | FEATURES                                                                                                                                                                                                                                                                                                                   |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1<br>1.2<br>1.3<br>1.4<br>1.5                                                             | General<br>Multiple format data input interface<br>Multiple format data output interface<br>ADC front-end features<br>DAC features                                                                                                                                                                                         |
| 2                                                                                           | APPLICATIONS                                                                                                                                                                                                                                                                                                               |
| 3                                                                                           | GENERAL DESCRIPTION                                                                                                                                                                                                                                                                                                        |
| 4                                                                                           | QUICK REFERENCE DATA                                                                                                                                                                                                                                                                                                       |
| 5                                                                                           | ORDERING INFORMATION                                                                                                                                                                                                                                                                                                       |
| 6                                                                                           | BLOCK DIAGRAM                                                                                                                                                                                                                                                                                                              |
| 7                                                                                           | PINNING                                                                                                                                                                                                                                                                                                                    |
| 8                                                                                           | FUNCTIONAL DESCRIPTION                                                                                                                                                                                                                                                                                                     |
| 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.8<br>8.9<br>8.10<br>8.11<br>8.12<br>8.13 | Clock modes<br>ADC analog front-end<br>Decimation filter (ADC)<br>Interpolation filter (DAC)<br>Noise shaper<br>FSDAC<br>Headphone driver<br>Digital and analog mixers (DAC)<br>Application modes<br>Power-on reset<br>Power-on reset<br>Power-down requirements<br>Plop prevention<br>Digital audio data input and output |
| 9.1<br>9.2<br>9.3<br>9.4<br>9.5<br>9.6                                                      | Introduction<br>Device addressing<br>Slave address<br>Register addressing<br>Data write mode<br>Data read mode                                                                                                                                                                                                             |
| 10                                                                                          | I <sup>2</sup> C-BUS INTERFACE DESCRIPTION                                                                                                                                                                                                                                                                                 |
| 10.1<br>10.2<br>10.3                                                                        | Addressing<br>WRITE cycle<br>READ cycle                                                                                                                                                                                                                                                                                    |
| 11                                                                                          | REGISTER MAPPING                                                                                                                                                                                                                                                                                                           |

| 11.1  | Evaluation modes and clock settings                                               |
|-------|-----------------------------------------------------------------------------------|
| 11.2  | I <sup>2</sup> S-bus input and output settings                                    |
| 11.3  | Power control settings                                                            |
| 11.4  | Analog mixer settings                                                             |
| 11.5  | Headphone amplifier settings                                                      |
| 11.0  | Mixer volume control                                                              |
| 11.7  | Mode bass boost and treble                                                        |
| 11.9  | Master mute, channel de-emphasis and mute                                         |
| 11.10 | Mixer, silence detector and oversampling settings                                 |
| 11.11 | Decimator volume control                                                          |
| 11.12 | PGA settings and mute                                                             |
| 11.13 | ADC settings                                                                      |
| 11.14 | AGC settings                                                                      |
| 11.15 | Restore L3 default values (software reset)                                        |
| 11.16 | (read out)                                                                        |
| 11.17 | Decimator read-out                                                                |
| 12    | LIMITING VALUES                                                                   |
| 13    | HANDLING                                                                          |
| 14    | THERMAL CHARACTERISTICS                                                           |
| 15    | QUALITY SPECIFICATION                                                             |
| 16    | DC CHARACTERISTICS                                                                |
| 17    | AC CHARACTERISTICS                                                                |
| 18    | TIMING                                                                            |
| 19    | APPLICATION INFORMATION                                                           |
| 20    | PACKAGE OUTLINES                                                                  |
| 21    | SOLDERING                                                                         |
| 21.1  | Introduction to soldering surface mount<br>packages                               |
| 21.2  | Reflow soldering                                                                  |
| 21.3  | Wave soldering                                                                    |
| 21.4  | Manual soldering                                                                  |
| 21.5  | Suitability of surface mount IC packages for<br>wave and reflow soldering methods |
| 22    | DATA SHEET STATUS                                                                 |
| 23    | DEFINITIONS                                                                       |
| 24    | DISCLAIMERS                                                                       |
| 25    | PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS                                   |

### UDA1380

### 1 FEATURES

### 1.1 General

- 2.4 to 3.6 V power supply
- 5 V tolerant digital inputs (at 2.7 to 3.6 V power supply)
- 24-bit data path for Analog-to-Digital Converter (ADC) and Digital-to-Analog Converter (DAC)
- Selectable control via L3-bus microcontroller interface or I<sup>2</sup>C-bus interface; choice of 2 device addresses in L3-bus and I<sup>2</sup>C-bus mode

Remark: This device does not have a static mode.

- Supports sample frequencies from 8 to 55 kHz for the ADC part, and 8 to 100 kHz for the DAC part. The ADC does not support DVD audio (96 kHz audio), only Mini-Disc (MD), Compact-Disc (CD) and Moving Picture Experts Group Layer-3 Audio (MP3). For playback 8 to 100 kHz is specified. DVD playback is supported
- Power management unit:
  - Separate power control for ADC, Automatic Volume Control (AVC), DAC, Phase Locked Loop (PLL) and headphone driver
  - Analog blocks like ADC and Programmable Gain Amplifier (PGA) have a block to power-down the bias circuits
  - When ADC and/or DAC are powered-down, the clocks to these blocks are also stopped to save power.

**Remark:** By default, when the IC is powered-up, the complete chip will be in the Power-down mode.

- ADC part and DAC part can run at different frequencies, either system clock or Word Select PLL (WSPLL)
- ADC and PGA plus integrated high-pass filter to cancel DC offset
- The decimation filter is equipped with a digital Automatic Gain Control (AGC)
- Mono microphone input with Low Noise Amplifier (LNA) of 29 dB fixed gain and Variable Gain Amplifier (VGA) from 0 to 30 dB in steps of 2 dB
- Integrated digital filter plus DAC
- Separate single-ended line output and one stereo headphone output, capable of driving a 16  $\Omega$  load. The headphone driver has a built-in short-circuit protection with status bits which can be read out from the L3-bus or l<sup>2</sup>C-bus interface
- Digital silence detection in the interpolator (playback) with read-out status via L3-bus or I<sup>2</sup>C-bus interface
- Easy application.





### 1.2 Multiple format data input interface

- Slave BCK and WS signals
- I<sup>2</sup>S-bus format
- MSB-justified format compatible
- LSB-justified format compatible.

### 1.3 Multiple format data output interface

- Select option for digital output interface: either the decimator output (ADC signal) or the output signal of the digital mixer which is in the interpolator DSP
- Selectable master or slave BCK and WS signals for digital ADC output

**Remark**: SYSCLK must be applied in WSPLL mode and master mode

- I<sup>2</sup>S-bus format
- MSB-justified format compatible
- LSB-justified format compatible.

### 1.4 ADC front-end features

- ADC plus decimator can run at either WSPLL, regenerating the clock from WSI signal, or on SYSCLK
- Stereo line input with PGA: gain range from 0 to 24 dB in steps of 3 dB
- LNA with 29 dB fixed gain for mono microphone input, including VGA with gain from 0 to 30 dB in steps of 2 dB
- Digital left and right independent volume control and mute from +24 to -63.5 dB in steps of 0.5 dB.

### 1.5 DAC features

- DAC plus interpolator can run at either WSPLL (regenerating the clock from WSI) or at SYSCLK
- Separate digital logarithmic volume control for left and right channels via L3-bus or I<sup>2</sup>C-bus from 0 to -78 dB in steps of 0.25 dB
- Digital tone control, bass boost and treble via L3-bus or I<sup>2</sup>C-bus interface
- Digital de-emphasis for sample frequencies of: 32, 44.1, 48 and 96 kHz via L3-bus or I<sup>2</sup>C-bus interface
- Cosine roll-off soft mute function
- Output signal polarity control via L3-bus or I<sup>2</sup>C-bus interface
- Digital mixer for mixing ADC output signal and digital serial input signal, if they run at the same sampling frequency.

### 2 APPLICATIONS

This audio coder-decoder is suitable for home and portable applications like MD, CD and MP3 players.

### **3 GENERAL DESCRIPTION**

The UDA1380 is a stereo audio coder-decoder, available in TSSOP32 (UDA1380TT) and HVQFN32 (UDA1380HN) packages. All functions and features are identical for both package versions. The term 'UDA1380' in this document refers to both UDA1380TT and UDA1380HN, unless particularly specified.

The front-end of the UDA1380 is equipped with a stereo line input, which has a PGA control, and a mono microphone input with an LNA and a VGA. The digital decimation filter is equipped with an AGC which can be used in case of voice-recording. The DAC part is equipped with a stereo line output and a headphone driver output. The headphone driver is capable of driving a 16  $\Omega$  load. The headphone driver is also capable of driving a headphone without the need for external DC decoupling capacitors, since the headphone can be connected to a pin  $V_{\mathsf{REF}(\mathsf{HP})}$  on the chip.

In addition, there is a built-in short-circuit protection for the headphone driver output which, in case of short-circuit, limits the current through the operational amplifiers and signals the event via its L3-bus or I<sup>2</sup>C-bus register.

The UDA1380 also supports an application mode in which the coder-decoder itself is not running, but an analog signal, for instance coming from an FM tuner, can be controlled in gain and applied to the output via the headphone driver and line outputs.

The UDA1380 supports the I<sup>2</sup>S-bus data format with word lengths of up to 24 bits, the MSB-justified data format with word lengths of up to 24 bits and the LSB-justified serial data format with word lengths of 16, 18, 20 or 24 bits (LSB-justified 24 bits is only supported for the output interface).

The UDA1380 has sound processing features in playback mode, de-emphasis, volume, mute, bass boost and treble which can be controlled by the L3-bus or I<sup>2</sup>C-bus interface.

### 4 QUICK REFERENCE DATA

 $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = V_{DDA(HP)} = 3.0 \text{ V}; T_{amb} = 25 \text{ }^{\circ}\text{C}; R_L = 5 \text{ }_{k\Omega}; all \text{ voltages measured with respect to ground}; unless otherwise specified.}$ 

| SYMBOL               | PARAMETER                       | CONDITIONS                                                                                           | MIN. | TYP. | MAX. | UNIT |
|----------------------|---------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------|
| Supplies             |                                 |                                                                                                      |      |      |      |      |
| V <sub>DDA(AD)</sub> | ADC analog supply voltage       |                                                                                                      | 2.4  | 3.0  | 3.6  | V    |
| V <sub>DDA(DA)</sub> | DAC analog supply voltage       |                                                                                                      | 2.4  | 3.0  | 3.6  | V    |
| V <sub>DDA(HP)</sub> | headphone analog supply voltage | note 1                                                                                               | 2.4  | 3.0  | 3.6  | V    |
| V <sub>DDD</sub>     | digital supply voltage          |                                                                                                      | 2.4  | 3.0  | 3.6  | V    |
| I <sub>DDA(AD)</sub> | ADC analog supply current       | one ADC and microphone amplifier<br>enabled; f <sub>s</sub> = 48 kHz                                 | _    | 4.5  | _    | mA   |
|                      |                                 | two ADCs and PGA enabled; $f_s = 48 \text{ kHz}$                                                     | -    | 7.0  | _    | mA   |
|                      |                                 | all ADCs and PGAs power-down, but AVC activated; $f_s = 48 \text{ kHz}$                              | _    | 3.3  | _    | mA   |
|                      |                                 | all ADCs, PGAs and LNA<br>power-down; f <sub>s</sub> = 48 kHz                                        | _    | 1.0  | _    | μA   |
| I <sub>DDA(DA)</sub> | DAC analog supply current       | operating mode; f <sub>s</sub> = 48 kHz                                                              | _    | 3.4  | -    | mA   |
|                      |                                 | Power-down mode; $f_s = 48 \text{ kHz}$                                                              | _    | 0.1  | _    | μA   |
| I <sub>DDA(HP)</sub> | headphone analog supply         | no signal applied (quiescent current)                                                                | _    | 0.9  | -    | mA   |
|                      | current                         | Power-down mode                                                                                      | _    | 0.1  | _    | μA   |
| I <sub>DDD</sub>     | digital supply current          | operating mode; $f_s = 48 \text{ kHz}$                                                               | _    | 10.0 | _    | mA   |
|                      |                                 | playback mode; f <sub>s</sub> = 48 kHz                                                               | _    | 5.0  | -    | mA   |
|                      |                                 | record mode; f <sub>s</sub> = 48 kHz                                                                 | _    | 6.0  | _    | mA   |
|                      |                                 | Power-down mode; $f_s = 48 \text{ kHz}$                                                              | _    | 1.0  | _    | μA   |
| I <sub>DD(tot)</sub> | total supply current            | playback mode (without headphone); $f_s = 48 \text{ kHz}$                                            | _    | 8    | -    | mA   |
|                      |                                 | playback mode (with headphone); no signal; $f_s = 48 \text{ kHz}$                                    | _    | 9    | _    | mA   |
|                      |                                 | record mode (audio); f <sub>s</sub> = 48 kHz                                                         | _    | 13   | _    | mA   |
|                      |                                 | record mode (speech); f <sub>s</sub> = 48 kHz                                                        | _    | 10   | _    | mA   |
|                      |                                 | record mode (audio and speech); $f_s = 48 \text{ kHz}$                                               | -    | 13   | -    | mA   |
|                      |                                 | fully operating; $f_s = 48 \text{ kHz}$                                                              | _    | 23   | -    | mA   |
|                      |                                 | signal mix-in operating, using<br>FSDAC, AVC (with headphone); no<br>signal; f <sub>s</sub> = 48 kHz | _    | 12   | -    | mA   |
|                      |                                 | Power-down mode; f <sub>s</sub> = 48 kHz                                                             | -    | 2    | -    | μA   |
| T <sub>amb</sub>     | ambient temperature             |                                                                                                      | -40  | -    | +85  | °C   |

| SYMBOL                  | PARAMETER                                                               | CONDITIONS                                                | MIN.     | TYP.      | MAX. | UNIT |  |  |  |  |
|-------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------|----------|-----------|------|------|--|--|--|--|
| Analog-to-digit         | Analog-to-digital converter (supply voltage 3.0 V)                      |                                                           |          |           |      |      |  |  |  |  |
| Do                      | digital output level                                                    | at 0 dB setting; V <sub>i(rms)</sub> = 1.0 V              | -1.5     | -1        | -0.5 | dBFS |  |  |  |  |
| (THD+N)/S <sub>48</sub> | total harmonic distortion-                                              | at –1 dBFS                                                | -        | -85       | -80  | dB   |  |  |  |  |
|                         | plus-noise to signal ratio at<br>f <sub>s</sub> = 48 kHz                | at –60 dBFS; A-weighted                                   | -        | -37       | -32  | dB   |  |  |  |  |
| S/N <sub>48</sub>       | signal-to-noise ratio at<br>f <sub>s</sub> = 48 kHz                     | $V_i = 0 V$ ; A-weighted                                  | 92       | 97        | -    | dB   |  |  |  |  |
| $\alpha_{cs}$           | channel separation                                                      |                                                           | —        | 100       | _    | dB   |  |  |  |  |
| LNA input plus          | analog-to-digital converte                                              | r (supply voltage 3.0 V)                                  |          |           |      |      |  |  |  |  |
| V <sub>i(rms)</sub>     | input voltage (RMS value)                                               | at 0 dBFS digital output; 2.2 k $\Omega$ source impedance | -        | -         | 35   | mV   |  |  |  |  |
| (THD+N)/S <sub>48</sub> | total harmonic                                                          | at 0 dB                                                   | -        | -74       | _    | dB   |  |  |  |  |
|                         | distortion-plus-noise to<br>signal ratio at f <sub>s</sub> = 48 kHz     | at –60 dB; A-weighted                                     | -        | -25       | -    | dB   |  |  |  |  |
| S/N <sub>48</sub>       | signal-to-noise ratio at<br>f <sub>s</sub> = 48 kHz                     | $V_i = 0 V$ ; A-weighted                                  | -        | 85        | -    | dB   |  |  |  |  |
| $\alpha_{cs}$           | channel separation                                                      |                                                           | —        | 70        | -    | dB   |  |  |  |  |
| Digital-to-analo        | og converter (supply voltag                                             | e 3.0 V)                                                  |          |           |      |      |  |  |  |  |
| V <sub>o(rms)</sub>     | output voltage<br>(RMS value)                                           | at 0 dBFS digital input; note 2                           | -        | 0.9       | -    | V    |  |  |  |  |
| (THD+N)/S <sub>48</sub> | total harmonic                                                          | at 0 dB                                                   | —        | -85       | -80  | dB   |  |  |  |  |
|                         | distortion-plus-noise to<br>signal ratio at f <sub>s</sub> = 48 kHz     | at –60 dB; A-weighted                                     | -        | -40       | -35  | dB   |  |  |  |  |
| (THD+N)/S <sub>96</sub> | total harmonic                                                          | at 0 dB                                                   | _        | -80       | -75  | dB   |  |  |  |  |
|                         | distortion-plus-noise to<br>signal ratio at f <sub>s</sub> = 96 kHz     | at –60 dB; A-weighted                                     | -        | -37       | -32  | dB   |  |  |  |  |
| S/N <sub>48</sub>       | signal-to-noise ratio at<br>f <sub>s</sub> = 48 kHz                     | code = 0; A-weighted                                      | 95       | 100       | -    | dB   |  |  |  |  |
| S/N <sub>96</sub>       | signal-to-noise ratio at $code = 0$ ; A-weighted $f_s = 96 \text{ kHz}$ |                                                           | 92       | 97        | -    | dB   |  |  |  |  |
| α <sub>cs</sub>         | channel separation                                                      |                                                           | -        | 90        | _    | dB   |  |  |  |  |
| AVC (line input         | via ADC input; output on I                                              | ine output and headphone driver; so                       | upply vo | Itage 3.0 | V)   |      |  |  |  |  |
| V <sub>i(rms)</sub>     | input voltage (RMS value)                                               |                                                           | -        | 150       | -    | mV   |  |  |  |  |
| (THD+N)/S <sub>48</sub> | total harmonic                                                          | at 0 dB                                                   | —        | -80       | -    | dB   |  |  |  |  |
|                         | distortion-plus-noise to<br>signal ratio at f <sub>s</sub> = 48 kHz     | at –60 dB; A-weighted                                     | -        | -28       | -    | dB   |  |  |  |  |

### UDA1380

| SYMBOL                  | PARAMETER                                           | CONDITIONS                                                                                      | MIN. | TYP. | MAX. | UNIT |
|-------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|
| S/N <sub>48</sub>       | signal-to-noise ratio at<br>f <sub>s</sub> = 48 kHz | $V_i = 0 V$ ; A-weighted                                                                        | -    | 87   | -    | dB   |
| Headphone dri           | ver (supply voltage 3.0 V)                          |                                                                                                 |      |      |      | •    |
| P <sub>o(rms)</sub>     | output power (RMS value)                            | at 0 dBFS digital input; $R_L = 16 \Omega$                                                      | 30   | 35   | 40   | mW   |
| (THD+N)/S <sub>48</sub> | total harmonic                                      | at 0 dB; $R_L = 16 \Omega$ ; note 1                                                             | -    | -60  | -52  | dB   |
|                         | distortion-plus-noise to                            | at 0 dB; $R_L = 5 k\Omega$                                                                      | -    | -82  | -77  | dB   |
|                         | signal ratio at f <sub>s</sub> = 48 kHZ             | at –60 dB; A-weighted                                                                           | _    | -33  | -27  | dB   |
| S/N <sub>48</sub>       | signal-to-noise ratio at<br>f <sub>s</sub> = 48 kHz | at code = 0; A-weighted                                                                         |      | 93   | -    | dB   |
| $\alpha_{cs}$           | channel separation                                  | $R_L = 16 \Omega$ using pin $V_{REF(HP)}$ ; no DC decoupling capacitors; note 3                 | 55   | 60   | -    | dB   |
|                         |                                                     | $R_L = 16 \Omega$ single-ended application<br>with DC decoupling capacitors<br>(100 µF typical) | 63   | 68   | -    | dB   |
|                         |                                                     | $R_L = 32 \Omega$ single-ended application<br>with DC decoupling capacitors<br>(100 µF typical) | 69   | 74   | -    | dB   |
| Power consum            | ption (supply voltage 3.0 V                         | ; f <sub>s</sub> = 48 kHz)                                                                      |      |      |      | •    |
| P <sub>tot</sub>        | total power dissipation                             | playback mode (without headphone)                                                               | -    | 24   | -    | mW   |
|                         |                                                     | playback mode (with headphone)                                                                  | -    | 27   | _    | mW   |
|                         |                                                     | record mode (audio)                                                                             | -    | 39   | _    | mW   |
|                         |                                                     | record mode (speech)                                                                            | -    | 30   | -    | mW   |
|                         |                                                     | record mode (audio and speech)                                                                  | -    | 40   | -    | mW   |
|                         |                                                     | full operation                                                                                  | _    | 69   | _    | mW   |
|                         |                                                     | Power-down mode                                                                                 | -    | 6    | -    | μW   |

### Notes

- 1. When the supply voltages are below 2.7 V and the headphone load impedance is 16  $\Omega$ , it is recommended to limit the DAC and the headphone output to less than -2dB; otherwise clipping may occur.
- 2. The output voltage of the DAC is proportional to the DAC power supply voltage.
- 3. Channel separation performance is measured at the IC pin.

### 5 ORDERING INFORMATION

| ТҮРЕ      |         | PACKAGE                                                                                                        |          |  |  |  |
|-----------|---------|----------------------------------------------------------------------------------------------------------------|----------|--|--|--|
| NUMBER    | NAME    | DESCRIPTION                                                                                                    | VERSION  |  |  |  |
| UDA1380TT | TSSOP32 | plastic thin shrink small outline package; 32 leads;<br>body width 6.1 mm; lead pitch 0.65 mm                  | SOT487-1 |  |  |  |
| UDA1380HN | HVQFN32 | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body $5 \times 5 \times 0.85$ mm | SOT617-1 |  |  |  |

### **UDA1380**

### **BLOCK DIAGRAM** 6 V<sub>DDA(AD)</sub> V<sub>SSA(AD)</sub> VADCP VADCN 30 (26) 32 (28) 4 (32) 31 (27) VINL PGA SDC +29 dB 3 (31) VINM MIC AMP SDC



### 7 PINNING

|                      | PIN       |           |                                                                                                                               | DECODUCTION                                                                                          |  |
|----------------------|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|
| SYMBOL               | UDA1380TT | UDA1380HN | IYPE                                                                                                                          | DESCRIPTION                                                                                          |  |
| VINR                 | 1         | 29        | analog pad                                                                                                                    | ADC input right, also connected to the mixer input of the FSDAC                                      |  |
| V <sub>ADCN</sub>    | 2         | 30        | analog pad                                                                                                                    | ADC reference voltage                                                                                |  |
| VINM                 | 3         | 31        | analog pad                                                                                                                    | microphone input                                                                                     |  |
| V <sub>ADCP</sub>    | 4         | 32        | analog pad                                                                                                                    | ADC reference voltage                                                                                |  |
| RESET                | 5         | 1         | 5 V tolerant digital input pad;<br>push-pull; TTL with hysteresis;<br>pull-down                                               | pin RESET with pull-down, for making Power-On Reset (POR)                                            |  |
| V <sub>DDD</sub>     | 6         | 2         | digital supply pad                                                                                                            | digital supply voltage                                                                               |  |
| ВСКО                 | 7         | 3         | 5 V tolerant digital bidirectional                                                                                            | bit clock output                                                                                     |  |
| WSO                  | 8         | 4         | pad; push-pull input; 3-state<br>output; 5 ns slew-rate control;<br>TTL with hysteresis                                       | word select output                                                                                   |  |
| DATAO                | 9         | 5         | output pad; push-pull; 5 ns<br>slew-rate control; CMOS                                                                        | data output                                                                                          |  |
| BCKI                 | 10        | 6         | 5 V tolerant digital input pad;                                                                                               | bit clock input                                                                                      |  |
| WSI                  | 11        | 7         | push-pull; TTL with hysteresis                                                                                                | word select input                                                                                    |  |
| DATAI                | 12        | 8         |                                                                                                                               | data input                                                                                           |  |
| SYSCLK               | 13        | 9         | -                                                                                                                             | system clock 256f <sub>s</sub> , 384f <sub>s</sub> ,<br>512f <sub>s</sub> or 768f <sub>s</sub> input |  |
| V <sub>SSD</sub>     | 14        | 10        | digital ground pad                                                                                                            | digital ground                                                                                       |  |
| RTCB                 | 15        | 11        | 5 V tolerant digital input pad;<br>push-pull; TTL with hysteresis;<br>pull-down                                               | test control input, to be connected<br>to digital ground in the application                          |  |
| L3MODE               | 16        | 12        | 5 V tolerant digital bidirectional<br>pad; push-pull input; 3-state<br>output; 5 ns slew-rate control;<br>TTL with hysteresis | L3-bus mode input or pin A1 for I <sup>2</sup> C-bus slave address setting                           |  |
| L3CLOCK/SC<br>L      | 17        | 13        | 5 V tolerant digital input pad;<br>push-pull; TTL with hysteresis                                                             | L3-bus or I <sup>2</sup> C-bus clock input                                                           |  |
| L3DATA/SDA           | 18        | 14        | I <sup>2</sup> C-bus pad; 400 kHz I <sup>2</sup> C-bus specification                                                          | L3-bus or I <sup>2</sup> C-bus data input and output                                                 |  |
| SEL_L3_IIC           | 19        | 15        | 5 V tolerant digital input pad;<br>push-pull; TTL with hysteresis                                                             | input channel select                                                                                 |  |
| V <sub>SSA(HP)</sub> | 20        | 16        | analog ground pad                                                                                                             | headphone ground                                                                                     |  |
| VOUTRHP              | 21        | 17        | analog pad                                                                                                                    | headphone output right                                                                               |  |
| V <sub>REF(HP)</sub> | 22        | 18        | analog pad                                                                                                                    | headphone reference voltage                                                                          |  |
| VOUTLHP              | 23        | 19        | analog pad                                                                                                                    | headphone output left                                                                                |  |
| V <sub>DDA(HP)</sub> | 24        | 20        | analog supply pad                                                                                                             | headphone supply voltage                                                                             |  |
| VOUTR                | 25        | 21        | analog pad                                                                                                                    | DAC output right                                                                                     |  |
| V <sub>DDA(DA)</sub> | 26        | 22        | analog supply pad                                                                                                             | DAC analog supply voltage                                                                            |  |
| VOUTL                | 27        | 23        | analog pad                                                                                                                    | DAC output left                                                                                      |  |

**UDA1380** 

# Stereo audio coder-decoder for MD, CD and MP3

| SYMBOL               | PIN       |           | TYDE              | DESCRIPTION                                                    |  |
|----------------------|-----------|-----------|-------------------|----------------------------------------------------------------|--|
| STWIDUL              | UDA1380TT | UDA1380HN |                   | DESCRIPTION                                                    |  |
| V <sub>SSA(DA)</sub> | 28        | 24        | analog ground pad | DAC analog ground                                              |  |
| V <sub>REF</sub>     | 29        | 25        | analog pad        | ADC and DAC reference voltage                                  |  |
| V <sub>SSA(AD)</sub> | 30        | 26        | analog ground pad | ADC analog ground                                              |  |
| VINL                 | 31        | 27        | analog pad        | ADC input left, also connected to the mixer input of the FSDAC |  |
| V <sub>DDA(AD)</sub> | 32        | 28        | analog supply pad | ADC analog supply voltage                                      |  |





### UDA1380

### 8 FUNCTIONAL DESCRIPTION

### 8.1 Clock modes

There are two clock systems:

- · A SYSCLK signal, coming from the system
- A WSPLL which generates the internal clocks from the incoming WSI signal.

The system frequency applied to pin SYSCLK is selectable. The options are  $256f_s$ ,  $384f_s$ ,  $512f_s$  and  $768f_s$ . The system clock must be locked in frequency to the digital interface signals.

**Remark**: Since there is neither a fixed reference clock available in the IC itself, nor a fixed clock available in the system the IC is in, there is no auto sample rate conversion detection circuitry.

The system can run in several modes, using the two clock systems:

- Both the DAC and the ADC part can run at the applied SYSCLK input. In this case the WSPLL is powered-down
- The ADC can run at the SYSCLK input, and at the same time the DAC part can run (at a different frequency) at the clock re-generated from the WSI signal
- The ADC and the DAC can both run at the clock regenerated from the WSI signal.

### 8.1.1 WSPLL REQUIREMENTS

The WSPLL is meant to lock onto the WSI input signal, and regenerates  $256f_s$  and  $128f_s$  signals for the FSDAC and the interpolator core (and for the decimator if needed). Since the operating range of the WSPLL is from 75 to 150 MHz, the complete range of 8 to 100 kHz sampling frequency must be divided into smaller parts, as given in Table 1, using Fig.4 as a reference. This means that the user must set the input range of the WSI input signal.

In case the SYSCLK is used for clocking the complete system (decimator including interpolator) the WSPLL must be powered-down with bit ADC\_CLK via the L3-bus or  $I^2C$ -bus.

The SEL\_LOOP\_DIV[1:0] can be controlled by the PLL1 and PLL0 bits in the L3-bus or I<sup>2</sup>C-bus register.



| WORD SELECT<br>FREQUENCY (kHz) | SEL_LOOP_DIV[1:0] | PRE1 | DIV1 | VCO FREQUENCY<br>(MHz) |  |
|--------------------------------|-------------------|------|------|------------------------|--|
| 6.25 to 12.5                   | 00                | 8    | 1536 |                        |  |
| 12.5 to 25                     | 01                | 4    | 1536 | 76 to 152              |  |
| 25 to 50                       | 10                | 2    | 1536 | 7010155                |  |
| 50 to 100                      | 11                | 2    | 768  |                        |  |

### Table 1WSPLL divider settings

UDA1380

### 8.1.2 CLOCK DISTRIBUTION

Figure 5 shows the main clock distribution for the SYSCLK domain and the WSPLL clock domain.

For power saving reasons each clock signal inside the system must be controlled and enabled via a separate bit in the L3-bus and I<sup>2</sup>C-bus registers (ADC\_CLK).

The DAC part of the UDA1380 can operate from 8 to 100 kHz sampling frequency ( $f_s$ ). This applies to the DAC part only; the ADC part can run from 8 to 55 kHz.



UDA1380

### 8.2 ADC analog front-end

The analog front-end of the UDA1380 consists of one stereo ADC with a selector in front of it (see Fig.6). Using this selector one can either select the microphone input with the microphone amplifier (LNA) with a fixed 29 dB gain and VGA (no PGA, since a real microphone amplifier is much better with respect to noise), or the line input which has a PGA for having 0 or 6 dB gain (for supporting 1 and 2 V (RMS) input). The PGA also provides gain control from 0 to 24 dB in steps of 3 dB.

### Remark:

- The input impedance of the PGA (line input) is 12 k $\Omega,$  for the LNA this is 5 k $\Omega$ 

8.2.1 APPLICATIONS AND POWER-DOWN MODES

The following Power-down modes and functional modes are supported:

• Power-down mode in which the power consumption is very low (only leakage currents)

In this mode there is no reference voltage at the line input

- Line input mode, in which the PGA can be used
- Microphone mode, in which the rest of the non-used PGAs and ADCs are powered-down
- Mixed PGA and LNA mode: one line input and one microphone input.

More information on the analog frond-end is given in Section 8.11.1.



### 8.2.2 LNA WITH VGA

The LNA is equipped with a VGA. The function of the VGA is to have additional variable analog gain from 0 to 30 dB in steps of 2 dB. This provides more flexibility in the choice of the microphone.

### 8.2.3 APPLICATIONS WITH 2 V (RMS) INPUT

For the line input it is preferable to have 0 dB and 6 dB gain settings in order to be able to apply both 1 and 2 V (RMS) input signals, using a series resistance. For this purpose a PGA is used which has 0 to 24 dB gain, in steps of 3 dB.

**UDA1380** 

0.01

-70

>135

-1.5

# Stereo audio coder-decoder for MD, CD and MP3

In applications in which a 2 V (RMS) input signal is used, a 12 k $\Omega$  resistor must be used in series with the input of the ADC (see Fig.7). This forms a voltage divider together with the internal ADC resistor and ensures that the voltage, applied to the input of the IC, never exceeds 1 V (RMS). Using this application for a 2 V (RMS) input signal, the switch must be set to 0 dB. When a 1 V (RMS) input signal is applied to the ADC in the same application, the gain switch must be set to 6 dB.

An overview of the maximum input voltages allowed against the presence of an external resistor and the setting of the gain switch is given in Table 2; the power supply voltage is assumed to be 3 V.



Fig.7 ADC front-end with PGA (line input).

Table 2 Application modes using input gain stage

| RESISTOR<br>(12 kΩ) | INPUT GAIN<br>SWITCH | MAXIMUM<br>INPUT<br>VOLTAGE |
|---------------------|----------------------|-----------------------------|
| Present             | 0 dB                 | 2 V (RMS)                   |
|                     | 6 dB                 | 1 V (RMS)                   |
| Absent              | 0 dB                 | 1 V (RMS)                   |
|                     | 6 dB                 | 0.5 V (RMS)                 |

### 8.3 Decimation filter (ADC)

The decimation from  $128f_{s}\,\text{is}\,\text{performed}\,\text{in}\,\text{two}\,\text{stages}.$  The

first stage realizes a  $\frac{\sin x}{x}$  characteristic with a decimation

factor of 16. The second stage consists of 3 half-band filters, each decimating by a factor 2. The filter characteristics are shown in Table 3.

# Table 3 Decimation filter characteristics ITEM CONDITION VALUE (dB)

### 8.3.1 OVERLOAD DETECTION

Pass-band ripple

Dynamic range

**Digital output** 

Stop band

level

The UDA1380 is equipped with an overload detector which can be read out from the L3-bus or I<sup>2</sup>C-bus interface.

0 to 0.45fs

>0.55fs

0 to 0.45fs

at 0 dB input

analog

In practice the output is used to indicate whenever the output data, in either the output of the left or right channel, exceeds –1 dB (the actual figure is –1.16 dB) of the maximum possible digital swing. When this condition is detected output bit OVERFLOW in the L3-bus register is forced to logic 1 for at least  $512f_s$  cycles (11.6 ms at  $f_s = 44.1$  kHz). This time-out is reset for each infringement.

### 8.3.2 VOLUME CONTROL

The decimator is equipped with a digital volume control. This volume control is separate for left and right, and can be set with bits ML\_DEC [7:0] and bits MR\_DEC [7:0] via the L3-bus or I<sup>2</sup>C-bus interface. The range is from +24 dB to -63.5 dB and mutes in steps of 0.5 dB.

### 8.3.3 MUTE

The decimator is equipped with a dB-linear mute which mutes the signal in 256 steps of 0.5 dB.

### 8.3.4 AGC FUNCTION

The decimation filter is equipped with an AGC block. This function is intended, when enabled, to keep the output signal at a constant level. The AGC can be used for microphone applications in which the distance to the microphone is not always the same.

The AGC can be enabled via an L3-bus or  $I^2C$ -bus bit by setting the bit to logic 1. In that case it bypasses the digital volume control.

Via the L3-bus or I<sup>2</sup>C-bus interface also some other settings of the AGC, like the attack and decay settings and the target level settings, can be made.

**Remark**: The DC filter before the decimation filter must be enabled by setting the L3-bus or I<sup>2</sup>C-bus bit SKIP\_DCFIL to logic 0 when AGC is in operation; otherwise the output will be disturbed by the DC offset added in the ADC.

### 8.4 Interpolation filter (DAC)

The interpolation digital filter interpolates from 1 to  $64f_s$  or to  $128f_s$ , by cascading FIR filters, see Table 4. The interpolator is equipped with several sound features like volume control, mute, de-emphasis and tone control.

 Table 4
 Interpolation filter characteristics

| ITEM             | CONDITION               | VALUE (dB) |
|------------------|-------------------------|------------|
| Pass-band ripple | 0 to 0.45f <sub>s</sub> | ±0.025     |
| Stop band        | >0.55f <sub>s</sub>     | -60        |
| Dynamic range    | 0 to 0.45f <sub>s</sub> | >135       |

### 8.4.1 DIGITAL MUTE

Muting the DAC will result in a cosine roll-off soft mute, using  $4 \times 32 = 128$  samples in normal mode (or 3 ms at 44.1 kHz sampling frequency). The cosine roll-off curve is illustrated in Fig.8. These cosine roll-off functions are implemented for both the digital mixer and the master mute inside the DAC data path, see Section 8.8.



### 8.4.2 SOUND FEATURES

In addition, there are basic sound features:

- dB-linear volume control using 14-bit coefficients in steps of 0.25 dB: range 0 to −78 dB maximum suppression and -∞ dB: applies to both master volume and mixing volume control
- De-emphasis for 32, 44.1, 48 and 96 kHz for both channel 1 and 2 (selectable independently)
- Treble, which is selectable gain for high frequencies (positive gain only), the edge frequency of the treble is fixed (depends on the sampling frequency). Can be set for left and right independently:
  - Two settings:  $f_c = 1.5$  kHz and  $f_c = 3$  kHz, assuming sampling frequency is 44.1 kHz
  - Both settings have 0 to 6 dB gain range in steps of 2 dB
- Bass boost, which is selectable gain for low frequencies (positive gain only). The edge frequency of the bass boost is fixed and depends on the sampling frequency. Can be set for left and right independently:
  - Two settings:  $f_c = 250$  Hz and  $f_c = 300$  Hz, assuming sampling frequency is 44.1 kHz
  - First setting: 0 to 18 dB gain range in steps of 2 dB
  - Second setting: 0 to 24 dB gain range in steps of 2 dB.

### 8.5 Noise shaper

The noise shaper consists of two mono 3rd-order noise shapers and one time-multiplexed stereo 5th-order noise shaper.

The order of the noise shaper can be chosen between 3rd-order (which runs at  $128f_s$ ) and 5th-order (which runs at  $64f_s$ ) via bit SEL\_NS in the L3-bus or I^2C-bus register. The preferable choice for the noise shaper order is:

- 3rd-order noise shaper is preferred at low sampling frequencies, for instance between 8 and 32 kHz. This is for preventing out-of-band noise from the noise shaper to move into the audio band
- 5th-order noise shaper is normally used at higher sampling frequencies, normally from 32 to 100 kHz.

The noise shaper shifts in-band quantization noise to frequencies well above the audio band. This noise shaping technique enables high signal-to-noise ratios to be achieved. The noise shaper output is converted into an analog signal using an FSDAC.

**UDA1380** 

# Stereo audio coder-decoder for MD, CD and MP3

### 8.6 FSDAC

8.6.1 GENERAL INFORMATION

The Filter-Stream Digital-to-Analog Converter (FSDAC) is a semi-digital reconstruction filter that converts the 1-bit data stream (running at either 64f<sub>s</sub> for the 5th-order noise shaper or 128f<sub>s</sub> for the 3rd-order noise shaper) of the noise shaper into an analog output voltage. The filter coefficients are implemented as current sources, and are summed at virtual ground of the output operational amplifier. In this way very high signal-to-noise performance and low clock jitter sensitivity are achieved. A post-filter is not needed due to the inherent filter function of the DAC. On-board amplifiers convert the FSDAC output current to an output voltage signal, capable of driving a line output. The output voltage of the FSDAC scales proportionally with the power supply voltage.

**Remark:** When the FSDAC is powered-down, the output of the FSDAC becomes high impedance.

### 8.6.2 ANALOG MIXER INPUT

The FSDAC has a mixer input, which makes it possible to mix an analog signal to the output signal of the FSDAC itself. In schematic form this is given in Fig.9.

This mixer input can be used for instance for mixing-in a GSM signal or an FM signal directly to the line output. In the UDA1380, the mixer input is connected from the ADC line input via an AVC unit.

**Remark**: Before the AVC unit can be used stand-alone, meaning without the digital part running, first the DAC part must be initialised in order to have the DAC output generating zero current. Otherwise the signal will be clipped.



### 8.7 Headphone driver

The UDA1380 is equipped with a headphone driver which can deliver 35 mW (at 3.0 V power supply) into a 16  $\Omega$  load.

The headphone driver does not need external DC decoupling capacitors because it can be DC coupled with respect to a special headphone output reference voltage. This saves two external capacitors (which is quite useful in a portable device).

The headphone driver is equipped with short-circuit protection on all three operational amplifiers (left, right and the virtual ground). Each of the operational amplifiers has a signalling bit which becomes logic 1 in case the limiter is activated, for instance in case of a short-circuit. This means the microcontroller in the system can poll the L3-bus or I<sup>2</sup>C-bus register of the headphone driver and as soon as (and for as long as) the short-circuit detection bits are activated, the microcontroller can signal the user that something is wrong or power-down the headphone driver (for instance, for energy-saving purposes).

**Remark:** To improve headphone channel separation performance, the distance between  $V_{\text{REF}(\text{HP})}$  and the micro speaker port must be minimized.

### 8.8 Digital and analog mixers (DAC)

### 8.8.1 DIGITAL MIXER

The ADC output signal and digital input signal can be mixed without external DSP as shown in Fig.10. This mixer can be controlled via the microcontroller interface, and must only be enabled when the ADC and the DAC are running at the same frequency. In addition, the mixer output signal can also be applied to the I<sup>2</sup>S-bus output interface.

**UDA1380** 

# Stereo audio coder-decoder for MD, CD and MP3



### 8.8.2 ANALOG MIXER

The analog mixer, which uses the mixer input of the FSDAC, can mix a signal into the FSDAC output signal via an AVC unit (see Fig.11). The mixer can be used to mix a signal into the FSDAC output signal and play it via the headphone driver without the complete coder-decoder running. The analog control range is 0 to -64.5 dB with a gain of 16.5 dB, and mutes in steps of 1.5 dB (so actually the range is from +16.5 dB to -48 dB plus mute).



### 8.9 Application modes

The operation mode can be set with pin SEL\_L3\_IIC, either to L3-bus mode (LOW) or to the I<sup>2</sup>C-bus mode (HIGH) as given in Table 5.

For all features in microcontroller mode see Chapter 9.

| Table 5 | Pin function | in the | selected | mode |
|---------|--------------|--------|----------|------|
|         |              |        |          |      |

| PIN         | L3-BUS MODE<br>SEL_L3_IIC = L | I <sup>2</sup> C-BUS MODE<br>SEL_L3_IIC = H |
|-------------|-------------------------------|---------------------------------------------|
| L3CLOCK/SCL | L3CLOCK                       | SCL                                         |
| L3MODE      | L3MODE                        | A1                                          |
| L3DATA/SDA  | L3DATA                        | SDA                                         |

**Remark**: In the I<sup>2</sup>C-bus mode there is a bit A1 which sets the LSB bit of the address of the UDA1380. In

L3-bus mode this bit is not available, meaning the device has only one L3-bus device address.

### 8.10 Power-on reset

The UDA1380 has a dedicated reset pin, which has a pull-down resistor. This way a Power-on reset circuit can be made with a capacitor and a resistor at the pin. The internal pull-down resistor cannot be used because of the 5 V tolerant nature of the pad. The pull-down resistor is shielded from the outside world by a transmission gate in order to support 5 V tolerance.

The reset timing is determined by the external capacitor and resistor which are connected to pin RESET, and the internal pull-down resistor. On Power-on reset, all the digital sound processing features and the system controlling features are set to the default setting of the L3-bus and  $l^2$ C-bus control modes.

**Remark**: The reset time should be at least 1  $\mu$ s, and during the reset time the system clock should be running. In case the WSPLL is selected as the clock source, a clock must be connected to the SYSCLK input in order to have a proper reset of the L3-bus or I<sup>2</sup>C-bus registers. This is because the clock source is set to SYSCLK by default.

### 8.11 Power-down requirements

The following blocks have power-down control via the L3-bus or  $I^2C$ -bus interface:

- Microphone amplifier (LNA) including its Single-Ended to Differential Converter (SDC) and VGA
- ADC plus SDC and the PGA, for left and right separate
- Bias generation circuit for the front-end and the FSDAC
- Headphone driver
- WSPLL
- FSDAC.

Clocks of the decimator, interpolator and the analog blocks have separate enable and disable controls.

### Product specification

### UDA1380

### 8.11.1 ANALOG FRONT-END

Figure 12 shows the power control inside the analog front-end. The control of all power-on pins of the ADC front-end is done via separate L3-bus or I<sup>2</sup>C-bus bits.



### 8.11.2 FSDAC POWER CONTROL

The FSDAC block has power-on pins: one of which shuts down the DAC itself, but leaves the output still at  $V_{REF}$  voltage (which is half the power supply). This function is set by the bit PON\_DAC in the L3-bus or I<sup>2</sup>C-bus register.

A second L3-bus or I<sup>2</sup>C-bus bit shuts down the complete bias circuit of the FSDAC, via bit PON\_BIAS in the L3-bus or I<sup>2</sup>C-bus register. This bit PON\_BIAS acts the same as given in Fig.12 for the analog front-end.

### 8.12 Plop prevention

Plops are ticks and other strange sounds that can occur when a part of a device is powered-up or powered-down, or when switching between modes is done.

Some ways to prevent plops from occurring are:

 When the FSDAC or headphone driver must be powered-down, first a digital mute is applied. After that the FSDAC or headphone driver can be powered-down. In case the FSDAC or headphone driver must be powered-up, first the analog part is switched on, then the digital part is demuted

- When the ADC must be powered-down, a digital mute sequence must be applied. When the digital output signal is completely muted, the ADC can be powered-down. In case the ADC must be powered-up, first the analog part must be powered-up, then the digital part must be demuted
- When there is a change of, for example, clock divider settings or clock source (selecting between SYSCLK and WSPLL clock), then also digital mute for that block (either decimator or interpolator) should be used.

**Remark**: All items mentioned in Section 8.12 are not 'hard-wired' implemented, but are to be followed by the user as a guideline for plop prevention.

**UDA1380** 

# Stereo audio coder-decoder for MD, CD and MP3

### 8.13 Digital audio data input and output

The supported audio formats for the control modes are:

- I<sup>2</sup>S-bus
- MSB-justified
- LSB-justified, 16 bits
- LSB-justified, 18 bits
- LSB-justified, 20 bits
- LSB-justified, 24 bits (only for the output interface).

The bit clock BCK can be up to  $128f_s,$  or in other words the BCK frequency is 128 times the WS frequency or less:  $f_{BCK} \leq 128f_{WS}.$ 

**Remark**: The WS edge must coincide with the negative edge of the BCK at all times, for proper operation of the digital I/O data interface. Figure 13 shows the interface signals.

### 8.13.1 DIGITAL AUDIO INPUT INTERFACE

The digital audio input interface is slave only, meaning the system must provide the WSI and BCKI signals (next to the DATAI signal).

Either the WSPLL locks onto the WSI signal and provides the internal clocks for the interpolator and the FSDAC, or a system clock must be applied which must be in frequency lock to the digital data input interface signals.

### 8.13.2 DIGITAL AUDIO OUTPUT INTERFACE

The digital audio output interface can be either master or slave. The data source for the data output can be selected from either the decimator (ADC front-end) or the digital mixer output.

**Remark:** The digital mixer output is only valid if both the decimator and the interpolator run at the same clock:

- In slave mode the signals on pins BCKO, WSO and SYSCLK must be applied from the application (signals must be in frequency lock) and the UDA1380 returns the DATAO signal from the decimator. The applied signal from pin BCKO can be for instance:  $32f_s$ ,  $48f_s$ ,  $64f_s$ ,  $96f_s$  or  $128f_s$
- In master mode the SYSCLK signal must be applied from the system, then the UDA1380 returns with the BCKO, WSO and the DATAO signals. For the BCKO clock, there are 2 general rules:
  - When the SYSCLK is either 256  $\rm f_s$  or 512  $\rm f_s,$  the BCKO frequency is 64  $\rm f_s$
  - When the SYSCLK is either 384f<sub>s</sub> or 768f<sub>s</sub>, the BCKO signal is 48f<sub>s</sub>.

The slave and master modes can be selected by the bit Serial Interface Mode (SIM) in the L3-bus or  $I^2$ C-bus interface.

### 9 L3-BUS INTERFACE DESCRIPTION

The UDA1380 has an L3-bus microcontroller interface mode. Controllable system and digital sound processing features are:

- Software reset
- System clock frequency (selection between  $256f_s$ ,  $384f_s$ ,  $512f_s$  and  $768f_s$  clock divider settings)
- Clock mode setting, for instance, which block runs at which clock, and clock enabling
- Power control for the WSPLL
- Data input and data output format control, for input and output independently including data source selection for the digital output interface
- ADC features:
  - Digital mute
  - AGC enable and settings
  - Polarity control
  - Input line amplifier control (0 to 24 dB in steps of 3 dB)
  - DC filtering control
  - Digital gain control (+24 to -63 dB gain in steps of 0.5 dB) for left and right
  - Power control
  - VGA of the microphone input
  - Selection of line or microphone input.
- DAC and headphone driver features:
  - Power control FSDAC and headphone driver
  - Polarity control
  - Mixing control (only available when both decimator and interpolator run at the same speed). This includes the mixer volumes, mute and mixer position switch
  - De-emphasis control
  - Master volume and balance control
  - Flat/minimum/maximum settings for bass boost and treble
  - Tone control: bass boost and treble
  - Master mute control
  - Headphone driver short-circuit protection status bits.





**UDA1380** 



21

2004 Apr 22

### UDA1380

### 9.1 Introduction

The exchange of data and control information between the microcontroller and the UDA1380, is accomplished through a serial hardware interface comprising the following pins:

L3DATA/SDA: microcontroller interface data line

L3MODE: microcontroller interface mode line

L3CLOCK/SCL: microcontroller interface clock line.

Information transfer via the microcontroller bus is organized LSB first, and in accordance with the so called 'L3' format, in which two different modes of operation can be distinguished: address mode and data transfer mode.

Inside the microcontroller interface there is a hand-shake mechanism which takes care of proper data transfer from the microcontroller interface clock to the destination clock domains. This means that when data is sent to the microcontroller interface, the system clock must be running.

### 9.2 Device addressing

The device addressing mode is used to select a device for subsequent data transfer. The address mode is characterized by the signal on pin L3MODE being LOW and a burst of 8 pulses on pin L3CLOCK/SCL, accompanied by an 8 bit device address on pin L3DATA/SDA. The fundamental timing is shown in Figs 14 and 15.

**Table 6**Selection of data transfer

| DOM<br>BIT 1 | DOM<br>BIT 0 | TRANSFER                          |
|--------------|--------------|-----------------------------------|
| 0            | 0            | not used                          |
| 0            | 1            | not used                          |
| 1            | 0            | DATA and STATUS write or pre-read |
| 1            | 1            | DATA and STATUS read              |

Table 6 shows that there are two types of data transfers: DATA and STATUS which can be read and written. Table 6 also shows that the DATA and STATUS read and write actions are combined. The device address consists of one byte, which is split-up in two parts:

- Bits 7 to 2 represent a 6-bit device address. In the UDA1380 this is 000001
- Bits 1 to 0 called Data Operation Mode, or DOM bits, represent the type of data transfer according to Table 6.

### 9.3 Slave address

The UDA1380 acts as a slave receiver or a slave transmitter. Therefore the signals L3CLOCK and L3MODE are only input signals. The data signal L3DATA is a bidirectional line. The UDA1380 slave address is shown in Table 7.

### Table 7L3 slave address

| (MSB) |   | В | IT |   | (LSB) |
|-------|---|---|----|---|-------|
| 0     | 0 | 0 | 0  | 0 | 1     |

### 9.4 Register addressing

After sending the device address, including the flags (the DOM bits) whether information is read or written, one byte is sent with the destination register address using 7 bits, and one bit which signals whether information will be read or written. The fundamental timing for L3 is given in Fig.19.

Basically there are three forms for register addressing:

- Register addressing for L3 write: the first bit is a logic 0 indicating a write action to the destination register, followed by seven register address bits
- Prepare read addressing: the first bit of the byte is logic 1; signalling data will be read from the register indicated
- The read action itself: in this case the device returns a register address prior to sending data from that register. When the first bit of the byte is logic 0, the register address was valid, in case the first bit is a logic 1 the register address was invalid.

### Remarks:

- Each time a new destination address needs to be written, the device address must be sent again
- When addressing the device for the first time after power-up of the device, at least one L3 clock-cycle must be given to enable the L3 interface.

### 9.5 Data write mode

For writing data to a device, four bytes must be sent. Figure 14 explains the data write mode in a signal diagram:

- One byte with the device address, being '00000110', which is including the LSB code 01 for signalling write to the device
- One byte starting with a logic 0 for signalling write, followed by 7 bits indicating the destination address
- Two data bytes.

The SYSCLK signal must be applied in data write mode.

| Table 8 | L3 write data |
|---------|---------------|
|---------|---------------|

|                 |                  |              |     |     | В   | IT  |     |    |                         |
|-----------------|------------------|--------------|-----|-----|-----|-----|-----|----|-------------------------|
|                 |                  | <b>0</b> (1) | 1   | 2   | 3   | 4   | 5   | 6  | <b>7</b> <sup>(2)</sup> |
| Addressing mode | device address   | 0            | 1   | 1   | 0   | 0   | 0   | 0  | 0                       |
| Data transfer 1 | register address | 0            | A6  | A5  | A4  | A3  | A2  | A1 | A0                      |
| Data transfer 2 | MS data byte     | D15          | D14 | D13 | D12 | D11 | D10 | D9 | D8                      |
| Data transfer 3 | LS data byte     | D7           | D6  | D5  | D4  | D3  | D2  | D1 | D0                      |

### Notes

- 1. First bit in time.
- 2. Last bit in time.

### 9.6 Data read mode

For reading from the device, first a prepare-read must be done. After this, the device address is sent again. The device then returns with the register address, indicating whether the address was valid or not, and the data of the register. The following five steps explain this procedure, and an example of transmission is given in Fig.15.

- One byte with the device address, being '00000110', which is including the LSB code 01 for signalling write to the device
- One byte is sent with the register address from which it needs to be read. This byte starts with a logic 1, which indicates that there will be a read action from the register
- One byte with the device address including '11' is sent to the device, being 00000111. The '11' indicates that the device must write data to the microcontroller, then the microcontroller frees the L3DATA-bus so the UDA1380 can send the register address byte and its two-byte contents
- The device now writes the requested register address on the bus, indicating whether the requested register was valid or not (logic 0 means valid, logic 1 means invalid)
- The device writes the data from the requested register on the bus, being two bytes.

The SYSCLK signal must be applied in data read mode.

### UDA1380

Table 9L3 prepare read data

| L3 MODE         |                  | BIT                     |    |    |    |    |    |    |                         |  |  |  |  |  |
|-----------------|------------------|-------------------------|----|----|----|----|----|----|-------------------------|--|--|--|--|--|
|                 |                  | <b>0</b> <sup>(1)</sup> | 1  | 2  | 3  | 4  | 5  | 6  | <b>7</b> <sup>(2)</sup> |  |  |  |  |  |
| Addressing mode | device address   | 0                       | 1  | 1  | 0  | 0  | 0  | 0  | 0                       |  |  |  |  |  |
| Data transfer 1 | register address | 1                       | A6 | A5 | A4 | A3 | A2 | A1 | A0                      |  |  |  |  |  |

### Notes

- 1. First bit in time.
- 2. Last bit in time.

### Table 10 L3 read data

|                            |                  |                         |     |     | BI  | Г   |     |    |                         |
|----------------------------|------------------|-------------------------|-----|-----|-----|-----|-----|----|-------------------------|
|                            | DATA TIPE        | <b>0</b> <sup>(1)</sup> | 1   | 2   | 3   | 4   | 5   | 6  | <b>7</b> <sup>(2)</sup> |
| Addressing mode            | device address   | 1                       | 1   | 1   | 0   | 0   | 0   | 0  | 0                       |
| Data transfer 1;<br>note 3 | register address | 0: valid<br>1: invalid  | A6  | A5  | A4  | A3  | A2  | A1 | A0                      |
| Data transfer 2;<br>note 3 | MS data byte     | D15                     | D14 | D13 | D12 | D11 | D10 | D9 | D8                      |
| Data transfer 3;<br>note 3 | LS data byte     | D7                      | D6  | D5  | D4  | D3  | D2  | D1 | D0                      |

### Notes

- 1. First bit in time.
- 2. Last bit in time.
- 3. Data transfer from the UDA1380 to the microcontroller.



Philips Semiconductors

Product specification

25

\_

### 10 I<sup>2</sup>C-BUS INTERFACE DESCRIPTION

The UDA1380 supports I<sup>2</sup>C-bus microcontroller interface mode as well as the L3-bus mode; all features can be controlled by the microcontroller with the same register addresses as in the L3-bus mode.

The exchange of data and control information between the microcontroller and the UDA1380 in I<sup>2</sup>C-bus mode is accomplished through a serial hardware interface comprising the following pins:

L3CLOCK/SCL: microcontroller interface clock line, SCL

L3MODE: sets the bit A1of the I<sup>2</sup>C-bus device address

L3DATA/SDA: microcontroller interface data line, SDA.

Figure 20 shows the clock and data timing of the I<sup>2</sup>C-bus transfer.

### 10.1 Addressing

2004 Apr 22

Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure. The UDA1380 device address is

[A6 to A0] 00110(A1)0, with bit A1 as the address selection bit (two addresses possible).

### 10.1.1 DEVICE ADDRESS (PIN A1)

The UDA1380 acts as either a slave receiver or a slave transmitter. Therefore the clock signal SCL is only an input signal. The data signal SDA is a bidirectional line. Table 11 shows the device address of the UDA1380.

The device can be set to one of the two addresses by using bit A1 (which is pin L3MODE) to select.

### Table 11 I<sup>2</sup>C-bus device address

| (MSB) |   |   | BI | Т |    |   | (LSB) |
|-------|---|---|----|---|----|---|-------|
| 0     | 0 | 1 | 1  | 0 | A1 | 0 | R/W   |

### 10.1.2 REGISTER ADDRESS

Table 12 shows the register address format of the UDA1380. The register mapping in  $I^2$ C-bus mode is the same as for the L3-bus interface.

### Table 12 I<sup>2</sup>C-bus register address

| (MSB) |    |    | BI | т  |    |    | (LSB) |
|-------|----|----|----|----|----|----|-------|
| 0     | A6 | A5 | A4 | A3 | A2 | A1 | A0    |

### 10.2 WRITE cycle

2004 Apr 22

27

Table 13 shows the I<sup>2</sup>C-bus configuration for a WRITE cycle. The WRITE cycle is used to write the data to the internal registers. The device and register addresses are one byte each, the setting data is always a pair of two bytes.

- The format of the WRITE cycle is as follows:
  - 1. The microcontroller begins by asserting a start condition (S).
  - 2. The first byte (8 bits) contains the device address '00110A<sub>1</sub>0' and the R/W bit is set to logic 0 (WRITE).
  - 3. The UDA1380 asserts an acknowledge (A).
  - 4. The microcontroller writes the 8-bit address (ADDR) of the UDA1380 register to which the data will be written.
  - 5. The UDA1380 acknowledges this register address (A).
  - 6. The microcontroller sends two bytes of data with the Most Significant (MS) byte first, followed by the Least Significant (LS) byte; after each byte the UDA1380 asserts an acknowledge (A).
- 7. After each pair of bytes transmitted, the register address is auto-incremented; after each byte the UDA1380 asserts an acknowledge (A).
- 8. The UDA1380 frees the I<sup>2</sup>C-bus allowing the microcontroller to generate a stop condition (P).

Table 13 Master transmitter writes to UDA1380 registers in the I<sup>2</sup>C-bus mode

|       | INITIAL BYTE          |     |   |                     |   | Δ               | ACKNOWLEDGE FROM UDA1380 |                 |       |       |        |        |        |          |    |     |   |      |
|-------|-----------------------|-----|---|---------------------|---|-----------------|--------------------------|-----------------|-------|-------|--------|--------|--------|----------|----|-----|---|------|
| START | DEVICE<br>ADDRESS     | R/W |   | REGISTER<br>ADDRESS |   | MS data<br>byte |                          | LS data<br>byte |       |       |        |        |        |          |    |     |   | STOP |
| S     | 00110A <sub>1</sub> 0 | 0   | Α | ADDR                | Α | MS1             | Α                        | LS1             | Α     |       | А      |        | А      | MSn      | Α  | LSn | А | Р    |
|       |                       |     |   |                     |   | auto incren     | nent i                   | f repeated      | n gro | ups c | of 2 b | ytes a | are tr | ansmitte | ed |     |   |      |

for MD,

CD and MP3

Stereo audio coder-decoder

UDA1380

Product specification

### 10.3 READ cycle

Table 14 shows the I<sup>2</sup>C-bus configuration for a READ cycle. The READ cycle is used to read the data values from the internal registers.

- The format of the READ cycle is as follows:
- 1. The microcontroller begins by asserting a start condition (S).
- 2. The first byte (8 bits) contains the device address '00110A10' and the R/W bit is set to logic 0 (WRITE).
- 3. The UDA1380 asserts an acknowledge (A).
- The microcontroller writes the 8-bit address (ADDR) of the UDA1380 register from which the data will be read. 4.
- The UDA1380 acknowledges this register address (A). 5.
- The microcontroller generates a repeated start (Sr). 6.
- The microcontroller generates the device address '00110A<sub>1</sub>0' again, but this time the  $R/\overline{W}$  bit is set to logic 1 (READ). 7.
- The UDA1380 asserts an acknowledge (A). 8.
- 9. The UDA1380 sends two bytes of data with the Most Significant (MS) byte first, followed by the Least Significant (LS) byte; after each byte the microcontroller asserts an acknowledge (A).
- 10. After each pair of bytes transmitted, the register address is auto-incremented; after each byte the microcontroller asserts an acknowledge (A).
- 11. The microcontroller stops this cycle by generating a negative acknowledge (NA).
- 12. The UDA1380 frees the I2C-bus allowing the microcontroller to generate a stop condition (P).
- 28
- Table 14 Master transmitter reads from the UDA1380 registers in the I<sup>2</sup>C-bus mode

|   | INITIAL BYTE ACKNOWLEDGE FROM UDA1380                          |     |   |      |   |    |                       |     |   | ACKNOWLEDGE FROM MICROCONTROLLER |   |                 |   |  |   |  |   |     |   |     |    |   |
|---|----------------------------------------------------------------|-----|---|------|---|----|-----------------------|-----|---|----------------------------------|---|-----------------|---|--|---|--|---|-----|---|-----|----|---|
|   | DEVICE<br>ADDRESS                                              | R/W |   |      |   |    | REGISTER<br>ADDRESS   | R/W |   | MS data<br>byte                  |   | LS data<br>byte |   |  |   |  |   |     |   |     |    |   |
| S | 00110A <sub>1</sub> 0                                          | 0   | Α | ADDR | Α | Sr | 00110A <sub>1</sub> 0 | 1   | Α | MS1                              | A | LS1             | Α |  | Α |  | Α | MSn | Α | LSn | NA | Ρ |
|   | auto increment if repeated n groups of 2 bytes are transmitted |     |   |      |   |    |                       |     |   |                                  |   |                 |   |  |   |  |   |     |   |     |    |   |

2004 Apr 22

### **11 REGISTER MAPPING**

Table 15 Register map of control settings (write)

| REGISTER<br>ADDRESS | FUNCTION                                                               |
|---------------------|------------------------------------------------------------------------|
| System setting      | s (running at the L3-bus or I <sup>2</sup> C-bus clock itself)         |
| 00H                 | evaluation modes, WSPLL settings, clock divider and clock selectors    |
| 01H                 | I <sup>2</sup> S-bus I/O settings                                      |
| 02H                 | power control settings                                                 |
| 03H                 | analog mixer settings                                                  |
| 04H                 | headphone amplifier settings                                           |
| Interpolation fi    | lter (running at 128f <sub>s</sub> interpolator clock)                 |
| 10H                 | master volume control                                                  |
| 11H                 | mixer volume control                                                   |
| 12H                 | mode selection, left and right bass boost, and treble settings         |
| 13H                 | master mute, channel 1 and channel 2 de-emphasis and channel mute      |
| 14H                 | mixer, silence detector and interpolation filter oversampling settings |
| Decimator (run      | ning at 128f <sub>s</sub> decimator clock)                             |
| 20H                 | decimator volume control                                               |
| 21H                 | PGA settings and mute                                                  |
| 22H                 | ADC settings                                                           |
| 23H                 | AGC settings                                                           |
| Software reset      |                                                                        |
| 7FH                 | restore L3-default values                                              |

### Table 16 Register map of status bits (read-out)

| REGISTER<br>ADDRESS | FUNCTION                               |  |  |
|---------------------|----------------------------------------|--|--|
| Headphone dri       | dphone driver and interpolation filter |  |  |
| 18H                 | nterpolation filter status             |  |  |
| Decimator           |                                        |  |  |
| 28H                 | decimator status                       |  |  |

### UDA1380

### 11.1 Evaluation modes and clock settings

 Table 17
 Register address 00H

| BIT     | 15  | 14  | 13  | 12 | 11     | 10     | 9      | 8      |
|---------|-----|-----|-----|----|--------|--------|--------|--------|
| Symbol  | EV2 | EV1 | EV0 | _  | EN_ADC | EN_DEC | EN_DAC | EN_INT |
| Default | 0   | 0   | 0   | 0  | 0      | 1      | 0      | 1      |

| BIT     | 7 | 6 | 5       | 4       | 3        | 2        | 1    | 0    |
|---------|---|---|---------|---------|----------|----------|------|------|
| Symbol  | — | - | ADC_CLK | DAC_CLK | sys_div1 | sys_div0 | PLL1 | PLL0 |
| Default | 0 | 0 | 0       | 0       | 0        | 0        | 1    | 0    |

### Table 18 Description of register bits

| BIT      | SYMBOL  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 13 | EV[2:0] | <b>Evaluation bits.</b> Bits EV2, EV1 and EV0 are special control bits for manufacturer's evaluation and must always be kept at their default values for normal operation of UDA1380; default value 000.                                                                                                                                                                                                                         |
| 12       | _       | default value 0                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11       | EN_ADC  | <b>ADC clock enable.</b> A 1-bit value to enable the system clock (from SYSCLK input) to the analog part of the ADC. See Fig.5 for more detailed information. When this bit is logic 0: clock to ADC disabled and when this bit is logic 1: clock to ADC running. Default value 0.                                                                                                                                               |
| 10       | EN_DEC  | <b>Decimator clock enable.</b> A 1-bit value to enable the $128f_s$ clock to the decimator, the $128f_s$ part of the $l^2S$ -bus output block and the clock to the ADC L3-bus or $l^2C$ -bus registers. See Fig.5 for more detailed information. When this bit is logic 0: clock to the decimator disabled. When this bit is logic 1: clock to the decimator running. Default value 1.                                           |
| 9        | EN_DAC  | <b>FSDAC clock enable.</b> A 1-bit value to enable the 256f <sub>s</sub> clock to the analog part of the FSDAC. See Fig.5 for more detailed information. When this bit is logic 0: clock to FSDAC disabled. When this bit is logic 1: clock to the FSDAC running. Default value 0.                                                                                                                                               |
| 8        | EN_INT  | <b>Interpolator clock enable.</b> A 1-bit value to enable the $128f_s$ clock to the interpolator, the $128f_s$ part of the I <sup>2</sup> S-bus input block and the interpolator registers of the L3-bus or I <sup>2</sup> C-bus interface. See Fig.5 for more detailed information. When this bit is logic 0: clock to the interpolator disabled. When this bit is logic 1: clock to the interpolator running. Default value 1. |
| 7 and 6  | _       | default value 00                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5        | ADC_CLK | <b>ADC clock select.</b> A 1-bit value to select the 128f <sub>s</sub> clock and the clock of the analog part for the decimator and the ADC. This can either be the clock derived from the SYSCLK input or from the WSPLL. When this bit is logic 0: SYSCLK is used. When this bit is logic 1: WSPLL is used. Default value 0.                                                                                                   |

UDA1380

| BIT     | SYMBOL       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4       | DAC_CLK      | <b>DAC clock select.</b> A 1-bit value to select the clocks for the DAC (interpolator and FSDAC analog block). In both cases the clocks must be $128f_s$ and $256f_s$ (for the analog part), but in one case the clock is derived from the WSI clock, and in the other case the clock is derived from the SYSCLK. When this bit is logic 0: SYSCLK is used. When this bit is logic 1: WSPLL is used. Default value 0. |
| 3 and 2 | sys_div[1:0] | <b>Dividers for system clock input.</b> A 2-bit value to select the proper division factor for the SYSCLK input in such a way that $a128f_s$ clock will be generated from the SYSCLK clock signal. The $128f_s$ clock is needed for clocking the decimator and interpolator. Default value 00, see Table 19.                                                                                                          |
| 1 and 0 | PLL[1:0]     | <b>WSPLL setting.</b> A 2-bit value to select the WSPLL input frequency range. These set the proper divider setting for the WSPLL. The input is the WSI signal, the output inside the IC is a $128f_s$ and a $256f_s$ clock. Default value 10, see Table 20.                                                                                                                                                          |

### Table 19 Dividers for system clock input

| sys_div1 | sys_div0 | INPUT CLOCK ON PIN SYSCLK   |
|----------|----------|-----------------------------|
| 0        | 0        | 256f <sub>s</sub> (default) |
| 0        | 1        | 384fs                       |
| 1        | 0        | 512f <sub>s</sub>           |
| 1        | 1        | 768f <sub>s</sub>           |

### Table 20 WSPLL settings

| PLL1 | PLL0 | INPUT FREQUENCY RANGE (kHz) ON PIN WSI |
|------|------|----------------------------------------|
| 0    | 0    | 6.25 to 12.5                           |
| 0    | 1    | 12.5 to 25                             |
| 1    | 0    | 25 to 50 (default)                     |
| 1    | 1    | 50 to 100                              |

### UDA1380

### 11.2 I<sup>2</sup>S-bus input and output settings

### Table 21 Register address 01H

| BIT     | 15 | 14 | 13 | 12 | 11 | 10     | 9      | 8      |
|---------|----|----|----|----|----|--------|--------|--------|
| Symbol  | -  | -  | _  | -  | _  | SFORI2 | SFORI1 | SFORI0 |
| Default | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0      |

| BIT     | 7 | 6              | 5 | 4   | 3 | 2      | 1      | 0      |
|---------|---|----------------|---|-----|---|--------|--------|--------|
| Symbol  | _ | SEL_<br>SOURCE | _ | SIM | _ | SFORO2 | SFORO1 | SFORO0 |
| Default | 0 | 0              | 0 | 0   | 0 | 0      | 0      | 0      |

### Table 22 Description of register bits

| BIT      | SYMBOL     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 11 | -          | default value 00000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 10 to 8  | SFORI[2:0] | Digital data input formats. A 3-bit value to select the digital input data format (DATAI input). Default value 000, see Table 23.                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7        | -          | default value 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6        | SEL_SOURCE | <b>Digital output interface mode settings.</b> A 1-bit value SEL_SOURCE to set the mode of the digital output interface source to either the decimator output or the digital mixer output. When this bit is logic 0: source digital output interface mode set to decimator. When this bit is logic 1: source digital output interface mode set to digital mixer output. Default value 0.                                                                                                                                              |
| 5        | -          | default value 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4        | SIM        | <b>Digital output interface mode settings.</b> A 1-bit value SIM sets the mode of the digital output interface. The speed of the BCKO pad, being $64f_s$ or $48f_s$ , is selected by the bits sys_div[1:0]. In case the $384f_s$ or $768f_s$ mode is selected the output clock is $48f_s$ , in case $256f_s$ or $512f_s$ is selected, the BCKO is $64f_s$ . When this bit is logic 0: mode of digital output interface is set to slave. When this bit is logic 1: mode of digital output interface is set to master. Default value 0. |
| 3        | -          | default value 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2 to 0   | SFORO[2:0] | <b>Digital data output formats.</b> A 3-bit value to set the digital data output format (on pin DATAO). Default value 000, see Table 24.                                                                                                                                                                                                                                                                                                                                                                                              |

### Table 23 Digital data input formats

| SFORI2 | SFORI1 | SFORI0 | SERIAL_FORMAT_DAI                        |
|--------|--------|--------|------------------------------------------|
| 0      | 0      | 0      | I <sup>2</sup> S-bus (default)           |
| 0      | 0      | 1      | LSB-justified, 16 bits                   |
| 0      | 1      | 0      | LSB-justified, 18 bits                   |
| 0      | 1      | 1      | LSB-justified, 20 bits                   |
| 1      | 0      | 1      | MSB-justified                            |
| 1      | 0      | 0      | not used: mapped to I <sup>2</sup> S-bus |
| 1      | 1      | 0      |                                          |
| 1      | 1      | 1      |                                          |

| SFORO2 | SFORO1 | SFORO0 | SERIAL_FORMAT_DAO                        |
|--------|--------|--------|------------------------------------------|
| 0      | 0      | 0      | I <sup>2</sup> S-bus (default)           |
| 0      | 0      | 1      | LSB-justified, 16 bits                   |
| 0      | 1      | 0      | LSB-justified, 18 bits                   |
| 0      | 1      | 1      | LSB-justified, 20 bits                   |
| 1      | 0      | 0      | LSB-justified, 24 bits                   |
| 1      | 0      | 1      | MSB-justified                            |
| 1      | 1      | 0      | not used: mapped to I <sup>2</sup> S-bus |
| 1      | 1      | 1      |                                          |

### Table 24 Digital data output formats

### 11.3 Power control settings

### 11.3.1 POWER CONTROL SETTING BIAS CIRCUITS

Using a 1-bit value, the power control settings of the bias circuits of the ADC, AVC and FSDAC can be set. When this bit is set to logic 0, the complete bias circuits of the analog front-end and the FSDAC are shut down. In this case, the reference voltage disappears from the input of the ADCs and LNA and the output of the FSDAC, this can cause plops but saves power.

 Table 25
 Register address 02H

| BIT     | 15      | 14 | 13     | 12 | 11 | 10      | 9 | 8            |
|---------|---------|----|--------|----|----|---------|---|--------------|
| Symbol  | PON_PLL | -  | PON_HP | _  | _  | PON_DAC | _ | PON_<br>BIAS |
| Default | 0       | 0  | 0      | 0  | 0  | 0       | 0 | 0            |

| BIT     | 7      | 6       | 5 | 4       | 3            | 2            | 1            | 0            |
|---------|--------|---------|---|---------|--------------|--------------|--------------|--------------|
| Symbol  | EN_AVC | PON_AVC | _ | PON_LNA | PON_<br>PGAL | PON_<br>ADCL | PON_<br>PGAR | PON_<br>ADCR |
| Default | 0      | 0       | 0 | 0       | 0            | 0            | 0            | 0            |

### Table 26 Description of register bits

| BIT       | SYMBOL  | DESCRIPTION                                                                                                                                                                                                                                                                                                        |
|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15        | PON_PLL | <b>Power-on WSPLL.</b> When this bit is logic 0: power-off; when this bit is logic 1: power-on. Default value 0.                                                                                                                                                                                                   |
| 14        | —       | default value 0                                                                                                                                                                                                                                                                                                    |
| 13        | PON_HP  | <b>Power-on headphone driver.</b> A 1-bit value to switch the headphone driver into power-on or Power-down mode. When this bit is logic 0: headphone driver is powered-off; when this bit is logic 1: headphone driver is powered-on. Default value 0.                                                             |
| 12 and 11 | _       | default value 00                                                                                                                                                                                                                                                                                                   |
| 10        | PON_DAC | <b>Power-on DAC.</b> A 1-bit value to switch the DAC into power-on or<br>Power-down mode. In this Power-down mode the $V_{REF}$ (half the power supply<br>voltage) will remain on the FSDAC output. When this bit is logic 0: DAC is<br>powered-off; when this bit is logic 1: DAC is powered-on. Default value 0. |
| 9         | _       | default value 0                                                                                                                                                                                                                                                                                                    |

| BIT | SYMBOL   | DESCRIPTION                                                                                                                                                                                                                                                  |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8   | PON_BIAS | <b>Power-on BIAS.</b> A 1-bit value to set the power control setting of the ADC, AVC and FSDAC. When this bit is logic 0: ADC, AVC and FSDAC bias circuits are powered-off; when this bit is logic 1: Power-on bias for ADC, AVC and FSDAC. Default value 0. |
| 7   | EN_AVC   | <b>Enable control AVC.</b> A 1-bit value to enable or disable the analog mixer.<br>When this bit is logic 0: analog mixer is disabled; when this bit is logic 1: analog mixer is enabled. Default value 0.                                                   |
| 6   | PON_AVC  | <b>Power-on AVC.</b> A 1-bit value to have power-on control for the analog mixer.<br>When this bit is logic 0: analog mixer powered-off; when this bit is logic 1: analog mixer powered-on. Default value 0.                                                 |
| 5   | _        | default value 0                                                                                                                                                                                                                                              |
| 4   | PON_LNA  | <b>Power-on LNA.</b> A 1-bit value to power-on the LNA and SDC. When this bit is logic 0: LNA and SDC are powered-off; when this bit is logic 1: LNA and SDC are powered-on. Default value 0.                                                                |
| 3   | PON_PGAL | <b>Power-on PGAL.</b> A 1-bit value to have power-on control for the PGA left.<br>When this bit is logic 0: left PGA is powered-off; when this bit is logic 1: left<br>PGA is powered-on. Default value 0.                                                   |
| 2   | PON_ADCL | <b>Power-on ADCL.</b> A 1-bit value to have power-on control for the ADC left.<br>When this bit is logic 0: left ADC is powered-off; when this bit is logic 1: left<br>ADC is powered-on. Default value 0.                                                   |
| 1   | PON_PGAR | <b>Power-on PGAR.</b> A 1-bit value to have power-on control for the PGA right.<br>When this bit is logic 0: right PGA is powered-off; when this bit is logic 1: right PGA is powered-on. Default value 0.                                                   |
| 0   | PON_ADCR | <b>Power-on ADCR.</b> A 1-bit value to have power-on control for the ADC right.<br>When this bit is logic 0: right ADC is powered-off; when this bit is logic 1: right ADC is powered-on. Default value 0.                                                   |

UDA1380

# Stereo audio coder-decoder for MD, CD and MP3

### 11.4 Analog mixer settings

### Table 27 Register address 03H

| BIT     | 15 | 14 | 13    | 12    | 11    | 10    | 9     | 8     |
|---------|----|----|-------|-------|-------|-------|-------|-------|
| Symbol  | —  | -  | AVCL5 | AVCL4 | AVCL3 | AVCL2 | AVCL1 | AVCL0 |
| Default | 0  | 0  | 1     | 1     | 1     | 1     | 1     | 1     |

| BIT     | 7 | 6 | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|---|---|-------|-------|-------|-------|-------|-------|
| Symbol  | - | - | AVCR5 | AVCR4 | AVCR3 | AVCR2 | AVCR1 | AVCR0 |
| Default | 0 | 0 | 1     | 1     | 1     | 1     | 1     | 1     |

### Table 28 Description of register bits

| BIT       | SYMBOL    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                          |
|-----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 and 14 | _         | default value 00                                                                                                                                                                                                                                                                                                                                                     |
| 13 to 8   | AVCL[5:0] | <b>Analog volume control.</b> A 6-bit value to program the left master volume attenuation. The range is from +16.5 to $-48$ and $-\infty$ dB in steps of 1.5 dB. The 16.5 dB gain is there to boost the 150 mV (RMS) which comes from for instance an FM tuner IC to 1 V (RMS) needed to drive the headphone driver full-swing. Default value 111111, see Table 29.  |
| 7 and 6   | _         | default value 00                                                                                                                                                                                                                                                                                                                                                     |
| 5 to 0    | AVCR[5:0] | <b>Analog volume control.</b> A 6-bit value to program the right master volume attenuation. The range is from +16.5 to $-48$ and $-\infty$ dB in steps of 1.5 dB. The 16.5 dB gain is there to boost the 150 mV (RMS) which comes from for instance an FM tuner IC to 1 V (RMS) needed to drive the headphone driver full-swing. Default value 111111, see Table 29. |

| Table 29 Ana   | alog volume o  | control        |                |                |                |              |
|----------------|----------------|----------------|----------------|----------------|----------------|--------------|
| AVCL5<br>AVCR5 | AVCL4<br>AVCR4 | AVCL3<br>AVCR3 | AVCL2<br>AVCR2 | AVCL1<br>AVCR1 | AVCL0<br>AVCR0 | VOLUME (dB)  |
| 0              | 0              | 0              | 0              | 0              | 0              | 16.5         |
| 0              | 0              | 0              | 0              | 0              | 1              | 15           |
| 0              | 0              | 0              | 0              | 1              | 0              | 13.5         |
| 0              | 0              | 0              | 0              | 1              | 1              | 12           |
| 0              | 0              | 0              | 1              | 0              | 0              | 10.5         |
| :              | :              | :              | :              | :              | :              | :            |
| 1              | 0              | 1              | 0              | 1              | 1              | -48          |
| 1              | 0              | 1              | 1              | 0              | 0              | -∞           |
| :              | :              | :              | :              | :              | :              | :            |
| 1              | 1              | 1              | 1              | 1              | 1              | -∞ (default) |

### 11.5 Headphone amplifier settings

Using a 1-bit value, it is possible to disable the short-circuit protection of the headphone amplifier. This function is provided to offer maximum freedom to users, however due to the nature of this function there is the drawback of possible damage. Bits RSV12, RSV11, RSV10, RSV02, RSV01, and RSV00 are special control bits for manufacturer's evaluation and must always be kept at their default values for normal operation of UDA1380.

 Table 30
 Register address 04H

| BIT     | 15 | 14 | 13 | 12 | 11 | 10    | 9     | 8     |
|---------|----|----|----|----|----|-------|-------|-------|
| Symbol  | -  | -  | -  | -  | _  | RSV12 | RSV11 | RSV10 |
| Default | _  | _  | _  | _  | _  | 0     | 1     | 0     |

| BIT     | 7 | 6 | 5 | 4 | 3 | 2     | 1      | 0     |
|---------|---|---|---|---|---|-------|--------|-------|
| Symbol  | - | _ | _ | - | _ | RSV02 | EN_SCP | RSV00 |
| Default | _ | _ | _ | - | _ | 0     | 1      | 0     |

### Table 31 Description of register bits

| BIT      | SYMBOL | DESCRIPTION                                                                                                                                                                                                                                                                                                                                       |
|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 11 | _      | not used                                                                                                                                                                                                                                                                                                                                          |
| 10       | RSV12  | Reserved bit. Default value 0                                                                                                                                                                                                                                                                                                                     |
| 9        | RSV11  | Reserved bit. Default value 1                                                                                                                                                                                                                                                                                                                     |
| 8        | RSV10  | Reserved bit. Default value 0                                                                                                                                                                                                                                                                                                                     |
| 7 to 3   | _      | not used                                                                                                                                                                                                                                                                                                                                          |
| 2        | RSV02  | Reserved bit. Default value 0                                                                                                                                                                                                                                                                                                                     |
| 1        | EN_SCP | Short circuit protection enable. A 1-bit value to enable the short circuit protection of the headphone amplifier. When this bit is set to logic 0: short-circuit protection is disabled. When this bit is set to logic 1: short-circuit protection is enabled. Default value 1. Short-circuit detection is always enabled regardless of this bit. |
| 0        | RSV00  | Reserved bit. Default value 0                                                                                                                                                                                                                                                                                                                     |

UDA1380

# Stereo audio coder-decoder for MD, CD and MP3

### 11.6 Master volume control

### Table 32 Register address 10H

| BIT     | 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol  | MVCR_7 | MVCR_6 | MVCR_5 | MVCR_4 | MVCR_3 | MVCR_2 | MVCR_1 | MVCR_0 |
| Default | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

| BIT     | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol  | MVCL_7 | MVCL_6 | MVCL_5 | MVCL_4 | MVCL_3 | MVCL_2 | MVCL_1 | MVCL_0 |
| Default | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

### Table 33 Description of register bits

| BIT     | SYMBOL     | DESCRIPTION                                                                                                                                                                                                     |
|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 8 | MVCR_[7:0] | <b>Master volume control right.</b> An 8-bit value to program the right channel volume attenuation. The range is from 0 to $-78$ dB and $-\infty$ dB in steps of 0.25 dB. Default value 00000000, see Table 34. |
| 7 to 0  | MVCL_[7:0] | <b>Master volume control left.</b> An 8-bit value to program the left channel volume attenuation. The range is from 0 to $-78$ dB and $-\infty$ dB in steps of 0.25 dB. Default value 00000000, see Table 34.   |

### Table 34 Master volume control bits

| MVCR_7<br>MVCL_7 | MVCR_6<br>MVCL_6 | MVCR_5<br>MVCL_5 | MVCR_4<br>MVCL_4 | MVCR_3<br>MVCL_3 | MVCR_2<br>MVCL_2 | MVCR_1<br>MVCL_1 | MVCR_0<br>MVCL_0 | VOLUME (dB) |
|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|-------------|
| 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0 (default) |
| 0                | 0                | 0                | 0                | 0                | 0                | 0                | 1                | -0.25       |
| 0                | 0                | 0                | 0                | 0                | 0                | 1                | 0                | -0.50       |
| 0                | 0                | 0                | 0                | 0                | 0                | 1                | 1                | -0.75       |
| 0                | 0                | 0                | 0                | 0                | 1                | 0                | 0                | -1          |
| :                | :                | :                | :                | :                | :                | :                | :                | :           |
| 1                | 1                | 0                | 0                | 1                | 0                | 0                | 0                | -50         |
| 1                | 1                | 0                | 0                | 1                | 1                | 0                | 0                | -51         |
| 1                | 1                | 0                | 0                | 1                | 1                | 0                | 1                | -51.25      |
| 1                | 1                | 0                | 0                | 1                | 1                | 1                | 0                | -51.50      |
| 1                | 1                | 0                | 0                | 1                | 1                | 1                | 1                | -51.75      |
| 1                | 1                | 0                | 1                | 0                | 0                | 0                | 0                | -52         |
| 1                | 1                | 0                | 1                | 0                | 1                | 0                | 0                | -54         |
| 1                | 1                | 0                | 1                | 1                | 0                | 0                | 0                | -56         |
| :                | :                | :                | :                | :                | :                | :                | :                | :           |
| 1                | 1                | 1                | 0                | 1                | 1                | 0                | 0                | -66         |
| 1                | 1                | 1                | 1                | 0                | 0                | 0                | 0                | -69         |
| 1                | 1                | 1                | 1                | 0                | 1                | 0                | 0                | -72         |
| 1                | 1                | 1                | 1                | 1                | 0                | 0                | 0                | -78         |
| 1                | 1                | 1                | 1                | 1                | 1                | 0                | 0                | -∞          |

### 11.7 Mixer volume control

### Table 35 Register address 11H

| BIT     | 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol  | VC2_7 | VC2_6 | VC2_5 | VC2_4 | VC2_3 | VC2_2 | VC2_1 | VC2_0 |
| Default | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |

| BIT     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol  | VC1_7 | VC1_6 | VC1_5 | VC1_4 | VC1_3 | VC1_2 | VC1_1 | VC1_0 |
| Default | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

### Table 36 Description of register bits

| BIT     | SYMBOL    | DESCRIPTION                                                                                                                                                                                                              |
|---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 8 | VC2_[7:0] | <b>Digital mixer volume control.</b> An 8-bit value to program the channel 2 volume attenuation. The range is 0 to $-72$ dB and $-\infty$ dB in steps of 0.25 dB. Default value for channel 2 is 11111111, see Table 37. |
| 7 to 0  | VC1_[7:0] | <b>Digital mixer volume control.</b> An 8-bit value to program the channel 1 volume attenuation. The range is 0 to $-72$ dB and $-\infty$ dB in steps of 0.25 dB. Default value for channel 1 is 00000000, see Table 37. |

### Table 37 Digital mixer volume control

| VC2_7<br>VC1_7 | VC2_6<br>VC1_6 | VC2_5<br>VC1_5 | VC2_4<br>VC1_4 | VC2_3<br>VC1_3 | VC2_2<br>VC1_2 | VC2_1<br>VC1_1 | VC2_0<br>VC1_0 | VOLUME<br>(dB) |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | -0.25          |
| 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | -0.50          |
| 0              | 0              | 0              | 0              | 0              | 0              | 1              | 1              | -0.75          |
| 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              | -1             |
| :              | :              | :              | :              | :              | :              | :              | :              | :              |
| 1              | 0              | 1              | 1              | 0              | 1              | 0              | 0              | -45            |
| 1              | 0              | 1              | 1              | 0              | 1              | 0              | 1              | -45.25         |
| 1              | 0              | 1              | 1              | 0              | 1              | 1              | 0              | -45.50         |
| 1              | 0              | 1              | 1              | 0              | 1              | 1              | 1              | -45.75         |
| 1              | 0              | 1              | 1              | 1              | 0              | 0              | 0              | -46            |
| 1              | 0              | 1              | 1              | 1              | 1              | 0              | 0              | -48            |
| 1              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | -50            |
| :              | :              | :              | :              | :              | :              | :              | :              | :              |
| 1              | 1              | 0              | 1              | 0              | 1              | 0              | 0              | -60            |
| 1              | 1              | 0              | 1              | 1              | 0              | 0              | 0              | -63            |
| 1              | 1              | 0              | 1              | 1              | 1              | 0              | 0              | -66            |
| 1              | 1              | 1              | 0              | 0              | 0              | 0              | 0              | -72            |

### UDA1380

| VC2_7<br>VC1_7 | VC2_6<br>VC1_6 | VC2_5<br>VC1_5 | VC2_4<br>VC1_4 | VC2_3<br>VC1_3 | VC2_2<br>VC1_2 | VC2_1<br>VC1_1 | VC2_0<br>VC1_0 | VOLUME<br>(dB) |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 1              | 1              | 1              | 0              | 0              | 1              | 0              | 0              | -∞             |
| :              | :              | :              | :              | :              | :              | :              | :              | :              |
| 1              | 1              | 1              | 1              | 1              | 1              | 0              | 0              | -∞             |

### 11.8 Mode, bass boost and treble

 Table 38
 Register address 12H

| BIT     | 15 | 14 | 13   | 12   | 11   | 10   | 9    | 8    |
|---------|----|----|------|------|------|------|------|------|
| Symbol  | M1 | MO | TRL1 | TRL0 | BBL3 | BBL2 | BBL1 | BBL0 |
| Default | 0  | 0  | 0    | 0    | 0    | 0    | 0    | 0    |

| BIT     | 7 | 6 | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|---|---|------|------|------|------|------|------|
| Symbol  | _ | _ | TRR1 | TRR0 | BBR3 | BBR2 | BBR1 | BBR0 |
| Default | 0 | 0 | 0    | 0    | 0    | 0    | 0    | 0    |

### Table 39 Description of register bits

| BIT       | SYMBOL   | DESCRIPTION                                                                                                                                                                                                       |
|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 and 14 | M[1:0]   | Flat/minimum/maximum setting. A 2-bit value to program the mode of the sound processing filters of bass boost and treble. Default value 00, see Table 40.                                                         |
| 13 and 12 | TRL[1:0] | <b>Treble setting left.</b> A 2-bit value to program the mode of the sound processing filter of treble. The used setting depends on the bits M1 and M0. Default value 00, see Table 41.                           |
| 11 to 8   | BBL[3:0] | <b>Bass boost setting left.</b> A 4-bit value to program the bass boost setting, which can be set for left and right independently. The used set depends on the bits M1 and M0. Default value 0000, see Table 42. |
| 7 and 6   | _        | default value 00                                                                                                                                                                                                  |
| 5 and 4   | TRR[1:0] | <b>Treble setting right.</b> A 2-bit value to program the mode of the sound processing filter of treble. Default value 00, see Table 41.                                                                          |
| 3 to 0    | BBR[3:0] | <b>Bass boost setting right.</b> A 4-bit value to program the bass boost setting, which can be set for left and right independently. The used set depends on the mode bits. Default value 0000, see Table 42.     |

### Table 40 Flat/minimum/maximum setting bits

| M1 | MO | Mode           |
|----|----|----------------|
| 0  | 0  | flat (default) |
| 0  | 1  | minimum        |
| 1  | 0  | minimum        |
| 1  | 1  | maximum        |

UDA1380

Table 41 Treble setting bits

| TRL1<br>TRR1 | TRL0<br>TRR0 | FLAT SET<br>(dB) | MINIMUM SET<br>(dB) | MAXIMUM<br>SET (dB) |
|--------------|--------------|------------------|---------------------|---------------------|
| 0            | 0            | 0 (default)      | 0 (default)         | 0 (default)         |
| 0            | 1            | 0                | 2                   | 2                   |
| 1            | 0            | 0                | 4                   | 4                   |
| 1            | 1            | 0                | 6                   | 6                   |

### Table 42 Bass boost setting bits

| BBL3<br>BBR3 | BBL2<br>BBR2 | BBL1<br>BBR1 | BBL0<br>BBR0 | FLAT SET<br>(dB) | MINIMUM SET<br>(dB) | MAXIMUM<br>SET (dB) |
|--------------|--------------|--------------|--------------|------------------|---------------------|---------------------|
| 0            | 0            | 0            | 0            | 0 (default)      | 0 (default)         | 0 (default)         |
| 0            | 0            | 0            | 1            | 0                | 2                   | 2                   |
| 0            | 0            | 1            | 0            | 0                | 4                   | 4                   |
| 0            | 0            | 1            | 1            | 0                | 6                   | 6                   |
| 0            | 1            | 0            | 0            | 0                | 8                   | 8                   |
| 0            | 1            | 0            | 1            | 0                | 10                  | 10                  |
| 0            | 1            | 1            | 0            | 0                | 12                  | 12                  |
| 0            | 1            | 1            | 1            | 0                | 14                  | 14                  |
| 1            | 0            | 0            | 0            | 0                | 16                  | 16                  |
| 1            | 0            | 0            | 1            | 0                | 18                  | 18                  |
| 1            | 0            | 1            | 0            | 0                | 18                  | 20                  |
| 1            | 0            | 1            | 1            | 0                | 18                  | 22                  |
| 1            | 1            | 0            | 0            | 0                | 18                  | 24                  |
| 1            | 1            | 0            | 1            | 0                | 18                  | 24                  |
| 1            | 1            | 1            | 0            | 0                | 18                  | 24                  |
| 1            | 1            | 1            | 1            | 0                | 18                  | 24                  |

### UDA1380

### 11.9 Master mute, channel de-emphasis and mute

### Table 43 Register address 13H

| BIT     | 15 | 14  | 13 | 12 | 11  | 10    | 9     | 8     |
|---------|----|-----|----|----|-----|-------|-------|-------|
| Symbol  | _  | MTM | _  | _  | MT2 | DE2_2 | DE2_1 | DE2_0 |
| Default | 0  | 1   | 0  | 0  | 1   | 0     | 0     | 0     |
|         |    |     |    |    |     |       |       |       |
| BIT     | 7  | 6   | 5  | 4  | 3   | 2     | 1     | 0     |
| Symbol  | _  | _   | _  | _  | MT1 | DE1_2 | DE1_1 | DE1_0 |
| Default | 0  | 0   | 0  | 0  | 0   | 0     | 0     | 0     |

### Table 44 Description of register bits

| BIT       | SYMBOL    | DESCRIPTION                                                                                                                                                                                                                                                                                                                               |
|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15        | -         | default value 0                                                                                                                                                                                                                                                                                                                           |
| 14        | МТМ       | <b>Master mute.</b> A 1-bit value to enable the digital mute for the master. When this bit is logic 0: no soft mute of master. When this bit is logic 1: soft mute of master. Default value 1.                                                                                                                                            |
| 13 and 12 | -         | default value 00                                                                                                                                                                                                                                                                                                                          |
| 11        | MT2       | <b>Channel 2 mute.</b> A 1-bit value to enable the digital mute for channel 2. After enabling the mixer, bit MT2 must be set to logic 0. When this bit is logic 0: no soft mute of channel 2. When this bit is logic 1: soft mute of channel 2. Default value 1 (meaning that channel 2 is always muted, even when the mixer is enabled). |
| 10 to 8   | DE2_[2:0] | <b>De-emphasis.</b> A 3-bit value to enable the digital de-emphasis filter for channel 2. Default value 000, see Table 45.                                                                                                                                                                                                                |
| 7 to 4    | -         | default value 0000                                                                                                                                                                                                                                                                                                                        |
| 3         | MT1       | <b>Channel 1 mute.</b> A 1-bit value to enable the digital mute for channel 1. When this bit is logic 0: no soft mute of channel 1. When this bit is logic 1: soft mute of channel 1. Default value 0.                                                                                                                                    |
| 2 to 0    | DE1_[2:0] | <b>De-emphasis.</b> A 3-bit value to enable the digital de-emphasis filter for channel 1. Default value 000, see Table 45.                                                                                                                                                                                                                |

### Table 45 De-emphasis selection bits

| DE2_2<br>DE1_2 | DE2_1<br>DE1_1 | DE2_0<br>DE1_0 | FUNCTION      |
|----------------|----------------|----------------|---------------|
| 0              | 0              | 0              | off (default) |
| 0              | 0              | 1              | 32 kHz        |
| 0              | 1              | 0              | 44.1 kHz      |
| 0              | 1              | 1              | 48 kHz        |
| 1              | 0              | 0              | 96 kHz        |

### UDA1380

### 11.10 Mixer, silence detector and oversampling settings

 Table 46
 Register address 14H

| BIT     | 15         | 14     | 13      | 12  | 11 | 10 | 9 | 8 |
|---------|------------|--------|---------|-----|----|----|---|---|
| Symbol  | DA_POL_INV | SEL_NS | MIX_POS | MIX | —  | _  | _ | — |
| Default | 0          | 0      | 0       | 0   | 0  | 0  | 0 | 0 |

| BIT     | 7       | 6       | 5         | 4         | 3 | 2 | 1   | 0   |
|---------|---------|---------|-----------|-----------|---|---|-----|-----|
| Symbol  | SILENCE | SDET_ON | SD_VALUE1 | SD_VALUE0 | — | - | OS1 | OS0 |
| Default | 0       | 0       | 0         | 0         | 0 | 0 | 0   | 0   |

### Table 47 Description of register bits

| BIT     | SYMBOL        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|---------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 15      | DA_POL_INV    | <b>DAC polarity control.</b> A 1-bit value to control the signal polarity of the DAC output signal. When this bit is logic 0: DAC output not inverted. When this bit is logic 1: DAC output inverted. Default value 0.                                                                                                                                                                                                                                      |  |  |  |  |
| 14      | SEL_NS        | Noise shaper order select. A 1-bit value to select between the 3rd-order and the 5th-order noise shaper. When this bit is logic 0: select 3rd-order noise shaper. When this bit is logic 1: select 5th-order noise shaper. Default value 0.                                                                                                                                                                                                                 |  |  |  |  |
| 13      | MIX_POS       | Mixer signal control. A 2-bit value to select the digital mixer settings                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 12      | MIX           | inside the interpolation filter. Default value 0. By default the mixer is off, see Table 48.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 11 to 8 | -             | default value 0000                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 7       | SILENCE       | <b>Silence mode.</b> A 1-bit value to force the DAC output to silence. When<br>this bit is logic 0: no overruling. The setting of the FSDAC silence switch<br>depends on the status of the digital silence detector circuit and the<br>master_mute status. When this bit is logic 1: overruling. The FSDAC<br>silence switch is activated, independent of the status of the digital<br>silence detector circuit or the master_mute status. Default value 0. |  |  |  |  |
| 6       | SDET_ON       | <b>Silence detector enable.</b> A 1-bit value to enable the digital silence detector. When this bit is logic 0: silence detection circuit disabled. When this bit is logic 1: silence detection circuit enabled. Default value 0.                                                                                                                                                                                                                           |  |  |  |  |
| 5 and 4 | SD_VALUE[1:0] | <b>Silence detector settings.</b> A 2-bit value to program the silence detector, the number of 'ZERO' samples counted before the silence detector signals whether there has been digital silence. Default value 00, see Table 49.                                                                                                                                                                                                                           |  |  |  |  |
| 3 and 2 | -             | default value 00                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 1 and 0 | OS[1:0]       | <b>Oversampling input settings.</b> A 2-bit value to select the oversampling input mode. Default value 00, see Table 50.                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |

UDA1380

### Table 48 Mixer signal control setting bits

| MIX_POS | MIX | FUNCTION                                                                                                                                                                                   |
|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 0   | no mixing; default                                                                                                                                                                         |
| 1       | 0   | volume of channel 1 is forced to 0 dB and volume of channel 2 is forced to $-\infty$ dB                                                                                                    |
| 0       | 1   | mixing is done before the sound processing: input signals are automatically scaled by 6 dB in order to prevent clipping during adding; after the addition, the 6 dB scaling is compensated |
| 1       | 1   | mixing is done after the sound processing: input signals are automatically scaled in order to prevent clipping during adding                                                               |

### Table 49 Silence detector setting bits

| SD_VALUE1 | SD_VALUE0 | FUNCTION              |  |  |  |
|-----------|-----------|-----------------------|--|--|--|
| 0         | 0         | 3200 samples; default |  |  |  |
| 0         | 1         | 4800 samples          |  |  |  |
| 1         | 0         | 9600 samples          |  |  |  |
| 1         | 1         | 19200 samples         |  |  |  |

### Table 50 Oversampling input setting bits

| OS1 | OS0 | FUNCTION                                                         |
|-----|-----|------------------------------------------------------------------|
| 0   | 0   | single-speed input is normal input; mixing possible; default     |
| 0   | 1   | double-speed input is after first half-band; no mixing possible  |
| 1   | 0   | quad-speed input is in front of noise shaper; no mixing possible |
| 1   | 1   | reserved                                                         |

### 11.11 Decimator volume control

Table 51Register address 20H

| BIT     | 15      | 14      | 13      | 12      | 11      | 10      | 9       | 8       |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Symbol  | ML_DEC7 | ML_DEC6 | ML_DEC5 | ML_DEC4 | ML_DEC3 | ML_DEC2 | ML_DEC1 | ML_DEC0 |
| Default | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

| BIT     | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Symbol  | MR_DEC7 | MR_DEC6 | MR_DEC5 | MR_DEC4 | MR_DEC3 | MR_DEC2 | MR_DEC1 | MR_DEC0 |
| Default | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

### Table 52 Description of register bits

| BIT     | SYMBOL      | DESCRIPTION                                                                                                                                                                                                                                              |
|---------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 8 | ML_DEC[7:0] | <b>ADC volume control left.</b> An 8-bit value to program the gain of the decimator for left and right independently. The ranges are +24 to -63.5 dB and $-\infty$ dB in steps of 0.5 dB. The default setting is 0 dB (value 00000000), see Table 53.    |
| 7 to 0  | MR_DEC[7:0] | <b>ADC volume control right.</b> An 8-bit value to program the gain of the decimator for left and right independently. The ranges are +24 to $-63.5$ dB and $-\infty$ dB in steps of 0.5 dB. The default setting is 0 dB (value 00000000), see Table 53. |

| ML_DEC7<br>MR_DEC7 | ML_DEC6<br>MR_DEC6 | ML_DEC5<br>MR_DEC5 | ML_DEC4<br>MR_DEC4 | ML_DEC3<br>MR_DEC3 | ML_DEC2<br>MR_DEC2 | ML_DEC1<br>MR_DEC1 | ML_DEC0<br>MR_DEC0 | GAIN (dB)   |
|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-------------|
| 0                  | 0                  | 1                  | 1                  | 0                  | 0                  | 0                  | 0                  | 24          |
| 0                  | 0                  | 1                  | 0                  | 1                  | 1                  | 1                  | 1                  | 23.5        |
| 0                  | 0                  | 1                  | 0                  | 1                  | 1                  | 1                  | 0                  | 23          |
| :                  | :                  | :                  | :                  | :                  | :                  | :                  | :                  | :           |
| 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 1                  | 0                  | 1           |
| 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 1                  | 0.5         |
| 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0 (default) |
| 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | -0.5        |
|                    | •                  | :                  | •                  | •                  | •                  | •                  |                    | :           |
| 1                  | 0                  | 0                  | 0                  | 0                  | 1                  | 0                  | 0                  | -62         |
| 1                  | 0                  | 0                  | 0                  | 0                  | 0                  | 1                  | 1                  | -62.5       |
| 1                  | 0                  | 0                  | 0                  | 0                  | 0                  | 1                  | 0                  | -63         |
| 1                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 1                  | -63.5       |
| 1                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | -∞          |

### Table 53 ADC volume control setting bits

### 11.12 PGA settings and mute

### Table 54 Register address 21H

| BIT     | 15     | 14 | 13 | 12 | 11                 | 10                 | 9                  | 8                  |
|---------|--------|----|----|----|--------------------|--------------------|--------------------|--------------------|
| Symbol  | MT_ADC | -  | -  | -  | PGA_GAIN<br>CTRLR3 | PGA_GAIN<br>CTRLR2 | PGA_GAIN<br>CTRLR1 | PGA_GAIN<br>CTRLR0 |
| Default | 1      | 0  | 0  | 0  | 0                  | 0                  | 0                  | 0                  |

| BIT     | 7 | 6 | 5 | 4 | 3                  | 2                  | 1                  | 0                  |
|---------|---|---|---|---|--------------------|--------------------|--------------------|--------------------|
| Symbol  | _ | _ | _ | _ | PGA_GAIN<br>CTRLL3 | PGA_GAIN<br>CTRLL2 | PGA_GAIN<br>CTRLL1 | PGA_GAIN<br>CTRLL0 |
| Default | 0 | 0 | 0 | 0 | 0                  | 0                  | 0                  | 0                  |

### Table 55 Description of register bits

| BIT      | SYMBOL | DESCRIPTION                                                                                                                                                     |
|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15       | MT_ADC | <b>Decimator mute.</b> A 1-bit value to enable the digital linear mute. When this bit is logic 0: no muting. When this bit is logic 1: muting. Default value 1. |
| 14 to 12 | -      | default value 000                                                                                                                                               |

UDA1380

| BIT     | SYMBOL                 | DESCRIPTION                                                                                                                                                                                                                                                                            |
|---------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11 to 8 | PGA_GAIN<br>CTRLR[3:0] | <b>ADC input amplifier right gain settings.</b> A 4-bit value to program the gain of the input amplifier. There are nine settings, for a gain range from 0 to 24 dB in steps of 3 dB. The gain control of the PGA is independent for left and right. Default value 0000, see Table 56. |
| 7 to 4  | -                      | default value 0                                                                                                                                                                                                                                                                        |
| 3 to 0  | PGA_GAIN<br>CTRLL[3:0] | <b>ADC input amplifier left gain settings.</b> A 4-bit value to program the gain of the input amplifier. There are nine settings, for a gain range from 0 to 24 dB in steps of 3 dB. The gain control of the PGA is independent for left and right. Default value 0000, see Table 56.  |

### Table 56 ADC input amplifier PGA gain setting bits

| PGA_GAINCTRLR3<br>PGA_GAINCTRLL3 | PGA_GAINCTRLR2<br>PGA_GAINCTRLL2 | PGA_GAINCTRLR1<br>PGA_GAINCTRLL1 | PGA_GAINCTRLR0<br>PGA_GAINCTRLL0 | PGA_GAIN (dB) |
|----------------------------------|----------------------------------|----------------------------------|----------------------------------|---------------|
| 0                                | 0                                | 0                                | 0                                | 0 (default)   |
| 0                                | 0                                | 0                                | 1                                | 3             |
| 0                                | 0                                | 1                                | 0                                | 6             |
| 0                                | 0                                | 1                                | 1                                | 9             |
| 0                                | 1                                | 0                                | 0                                | 12            |
| 0                                | 1                                | 0                                | 1                                | 15            |
| 0                                | 1                                | 1                                | 0                                | 18            |
| 0                                | 1                                | 1                                | 1                                | 21            |
| 1                                | Х                                | Х                                | Х                                | 24            |

### 11.13 ADC settings

Table 57 Register address 22H

| BIT     | 15 | 14 | 13 | 12          | 11        | 10        | 9         | 8         |
|---------|----|----|----|-------------|-----------|-----------|-----------|-----------|
| Symbol  | _  | _  | _  | ADCPOL_ INV | VGA_CTRL3 | VGA_CTRL2 | VGA_CTRL1 | VGA_CTRL0 |
| Default | 0  | 0  | 0  | 0           | 0         | 0         | 0         | 0         |

| BIT     | 7 | 6 | 5 | 4 | 3       | 2       | 1          | 0        |
|---------|---|---|---|---|---------|---------|------------|----------|
| Symbol  | - | - | - | — | SEL_LNA | SEL_MIC | SKIP_DCFIL | EN_DCFIL |
| Default | 0 | 0 | 0 | 0 | 0       | 0       | 1          | 0        |

### Table 58 Description of register bits

| BIT      | SYMBOL        | DESCRIPTION                                                                                                                                                                                          |
|----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 13 | _             | default value 000                                                                                                                                                                                    |
| 12       | ADCPOL_INV    | <b>ADC polarity control.</b> A 1-bit value to select ADC polarity. When this bit is logic 0: polarity of ADC non-inverting. When this bit is logic 1: polarity of ADC inverting. Default value 0.    |
| 11 to 8  | VGA_CTRL[3:0] | <b>Microphone input VGA gain settings.</b> A 4-bit value to program the gain of the LNA in the microphone input channel. The range is 0 to 30 dB in steps of 2 dB. Default value 0000, see Table 59. |

UDA1380

| BIT    | SYMBOL     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 4 | _          | default value 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3      | SEL_LNA    | <b>Line input select.</b> A 1-bit value to set the multiplexer in the analog front-end to select between the LNA or the enable-in input for the left ADC. When this bit is logic 0: select line input. When this bit is logic 1: select LNA for the left ADC. Default value 0.                                                                                                                                                                                                         |
| 2      | SEL_MIC    | <b>Microphone input select.</b> A 1-bit value to set the multiplexer at the ADC right channel output (on bit-stream level) which selects either the right channel data or the left channel data. In case only the microphone input is used, the microphone signal can be applied to the decimator for both left and right. When this bit is logic 0: select right channel ADC. When this bit is logic 1: select left channel ADC (for instance for microphone input). Default value 0. |
| 1      | SKIP_DCFIL | <b>DC filter bypass.</b> A 1-bit value set to skip the DC filter which is just before the decimator. This DC filter is there to compensate for the DC offset added in the ADC (to remove idle tones from the audio band). This DC signal added (the DC dither) must not be amplified in order to prevent clipping. Therefore this DC offset is removed first. When this bit is logic 0: DC filter enabled. When this bit is logic 1: DC filter bypassed. Default value 1.              |
| 0      | EN_DCFIL   | <b>DC filter enable.</b> A 1-bit value set to enable the DC filter which is at the output of the decimator (running at $1f_s$ ). When this bit is logic 0: DC filter disabled. When this bit is logic 1: DC filter enabled. Default value 0.                                                                                                                                                                                                                                           |

### Table 59 Microphone input VGA gain setting bits

| VGA_CTRL3 | VGA_CTRL2 | VGA_CTRL1 | VGA_CTRL0 | LNA GAIN (dB) |
|-----------|-----------|-----------|-----------|---------------|
| 0         | 0         | 0         | 0         | 0 (default)   |
| 0         | 0         | 0         | 1         | 2             |
| 0         | 0         | 1         | 0         | 4             |
| 0         | 0         | 1         | 1         | 6             |
| 0         | 1         | 0         | 0         | 8             |
| 0         | 1         | 0         | 1         | 10            |
| 0         | 1         | 1         | 0         | 12            |
| 0         | 1         | 1         | 1         | 14            |
| 1         | 0         | 0         | 0         | 16            |
| 1         | 0         | 0         | 1         | 18            |
| 1         | 0         | 1         | 0         | 20            |
| 1         | 0         | 1         | 1         | 22            |
| 1         | 1         | 0         | 0         | 24            |
| 1         | 1         | 0         | 1         | 26            |
| 1         | 1         | 1         | 0         | 28            |
| 1         | 1         | 1         | 1         | 30            |

### UDA1380

### 11.14 AGC settings

Table 60 Register address 23H

| BIT     | 15 | 14 | 13 | 12 | 11 | 10        | 9         | 8         |
|---------|----|----|----|----|----|-----------|-----------|-----------|
| Symbol  | -  | -  | -  | -  | —  | AGC_TIME2 | AGC_TIME1 | AGC_TIME0 |
| Default | 0  | 0  | 0  | 0  | 0  | 0         | 0         | 0         |
|         |    |    |    |    |    |           |           |           |

| BIT     | 7 | 6 | 5 | 4 | 3          | 2          | 1 | 0      |
|---------|---|---|---|---|------------|------------|---|--------|
| Symbol  | _ | _ | _ | _ | AGC_LEVEL1 | AGC_LEVEL0 | - | AGC_EN |
| Default | 0 | 0 | 0 | 0 | 0          | 0          | 0 | 0      |

### Table 61 Description of register bits

| BIT      | SYMBOL         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 11 | _              | Default value 00000.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 10 to 8  | AGC_TIME[2:0]  | <b>AGC time constant settings.</b> A 3-bit value to set the AGC time constants, being the attack and decay time constants. The given constants are for 44.1 and 8 kHz sampling frequencies, and must be scaled either down or up according to the sampling frequency used. Default value 000, see Table 62.                                                                                                                             |
| 7 to 4   | -              | default value 0000                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3 and 2  | AGC_LEVEL[1:0] | <b>AGC target level settings.</b> A 2-bit value to set the AGC target level. Default value 00, see Table 63.                                                                                                                                                                                                                                                                                                                            |
| 1        | -              | default value 0                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0        | AGC_EN         | <b>AGC enable control.</b> A 1-bit value to enable or disable the AGC. When the AGC is enabled, the bit SKIP_DCFIL must be set to logic 0 to avoid disturbance on the output signal due to the DC offset added in the ADC. When this bit is logic 0: AGC off, manual gain control via the left and right decimator volume control. When this bit is logic 1: AGC enabled, with manual microphone gain setting via VGA. Default value 0. |

Table 62 AGC time constant setting bits

|           |           |   | AGC SETTING         |                    |                     |                    |  |  |  |
|-----------|-----------|---|---------------------|--------------------|---------------------|--------------------|--|--|--|
| AGC TIME2 | AGC TIME1 |   | 44.1 kHz S          | SAMPLING           | 8 kHz SAMPLING      |                    |  |  |  |
|           |           |   | ATTACK TIME<br>(ms) | DECAY TIME<br>(ms) | ATTACK TIME<br>(ms) | DECAY TIME<br>(ms) |  |  |  |
| 0         | 0         | 0 | 11                  | 100                | 61                  | 551 (default)      |  |  |  |
| 0         | 0         | 1 | 16                  | 100                | 88.2                | 551                |  |  |  |
| 0         | 1         | 0 | 11                  | 200                | 61                  | 1102               |  |  |  |
| 0         | 1         | 1 | 16                  | 200                | 88.2                | 1102               |  |  |  |
| 1         | 0         | 0 | 21                  | 200                | 116                 | 1102               |  |  |  |
| 1         | 0         | 1 | 11                  | 400                | 61                  | 2205               |  |  |  |
| 1         | 1         | 0 | 16                  | 400                | 88.2                | 2205               |  |  |  |
| 1         | 1         | 1 | 21                  | 400                | 116                 | 2205               |  |  |  |

### UDA1380

Table 63 AGC target level setting bits

| AGC_LEVEL1 | AGC_LEVEL0 | AGC TARGET LEVEL VALUE (dBFS) |
|------------|------------|-------------------------------|
| 0          | 0          | -5.5 (default)                |
| 0          | 1          | -8                            |
| 1          | 0          | -11.5                         |
| 1          | 1          | -14                           |

### 11.15 Restore L3 default values (software reset)

 Table 64
 Register address 7FH

| BIT           | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|---------------|----|----|----|----|----|----|---|---|
| Default value | -  | -  | -  | _  | -  | -  | — | — |
|               |    |    |    |    |    |    |   |   |
| BIT           | 7  | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| Default value | -  | -  | -  | _  | -  | -  | _ | _ |

### 11.16 Headphone driver and interpolation filter (read-out)

 Table 65
 Register address 18H

| BIT    | 15 | 14 | 13 | 12 | 11 | 10       | 9        | 8        |
|--------|----|----|----|----|----|----------|----------|----------|
| Symbol |    | -  | -  | _  | Ι  | HP_STCTV | HP_STCTL | HP_STCTR |

| BIT    | 7 | 6      | 5      | 4      | 3      | 2                | 1                  | 0                  |
|--------|---|--------|--------|--------|--------|------------------|--------------------|--------------------|
| Symbol | _ | SDETR2 | SDETL2 | SDETR1 | SDETL1 | MUTE_<br>STATE_M | MUTE_<br>STATE_CH2 | MUTE_<br>STATE_CH1 |

Table 66 Description of register bits

| BIT      | SYMBOL   | DESCRIPTION                                                                                                                                                                                                                               |
|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 11 | _        | not used                                                                                                                                                                                                                                  |
| 10       | HP_STCTV | <b>Headphone driver short-circuit detection.</b> When this bit is logic 0: headphone driver is not short-circuit protected. When this bit is logic 1: headphone driver short-circuit protection is activated.                             |
| 9        | HP_STCTL | Left headphone driver short-circuit detection. When this bit is logic 0: left channel headphone driver is not short-circuit protected. When this bit is logic 1: left channel headphone driver short-circuit protection is activated.     |
| 8        | HP_STCTR | <b>Right headphone driver short-circuit detection.</b> When this bit is logic 0: right channel headphone driver not short-circuit protected. When this bit is logic 1: right channel headphone driver short-circuit protection activated. |
| 7        | _        | not used                                                                                                                                                                                                                                  |
| 6        | SDETR2   | <b>Interpolator silence detect channel 2 right.</b> When this bit is logic 0: interpolator on channel 2 right input has detected no silence. When this bit is logic 1: interpolator on channel 2 right input has detected silence.        |
| 5        | SDETL2   | Interpolator silence detect channel 2 left. When this bit is logic 0: interpolator on channel 2 left input has detected no silence. When this bit is logic 1: interpolator on channel 2 left input has detected silence.                  |

UDA1380

| BIT | SYMBOL         | DESCRIPTION                                                                                                                                                                                                                        |
|-----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | SDETR1         | <b>Interpolator silence detect channel 1 right.</b> When this bit is logic 0: interpolator on channel 1 right input has detected no silence. When this bit is logic 1: interpolator on channel 1 right input has detected silence. |
| 3   | SDETL1         | <b>Interpolator silence detect channel 1 left.</b> When this bit is logic 0: interpolator on channel 1 left input has detected no silence. When this bit is logic 1: interpolator on channel 1 left input has detected silence.    |
| 2   | MUTE_STATE_M   | <b>Interpolator muting.</b> A 1-bit value which signals whether the interpolator has reached mute or not. When this bit is logic 0: interpolator is not muted. When this bit is logic 1: interpolator is muted.                    |
| 1   | MUTE_STATE_CH2 | <b>Interpolator muting channel 2.</b> When this bit is logic 0: interpolator channel 2 is not muted. When this bit is logic 1: interpolator channel 2 is muted.                                                                    |
| 0   | MUTE_STATE_CH1 | <b>Interpolator muting channel 1.</b> When this bit is logic 0: interpolator channel 1 is not muted. When this bit is logic 1: interpolator channel 1 is muted.                                                                    |

### 11.17 Decimator read-out

Table 67 Register address 28H

| BIT    | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|--------|----|----|----|----|----|----|---|---|
| Symbol | _  | _  | _  | _  | _  | _  | _ | _ |

| BIT    | 7 | 6 | 5 | 4        | 3 | 2           | 1 | 0        |
|--------|---|---|---|----------|---|-------------|---|----------|
| Symbol | _ | _ | _ | AGC_STAT | _ | MT_ADC_STAT | _ | OVERFLOW |

### Table 68 Description of register bits

| BIT     | SYMBOL      | DESCRIPTION                                                                                                                                                                                                                                            |
|---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 5 | _           | not used                                                                                                                                                                                                                                               |
| 4       | AGC_STAT    | <b>AGC gain status.</b> A 1-bit value which signals whether the AGC gain exceeds 8 dB or not. Only valid when the AGC is switched on. When this bit is logic 0: AGC gain <8 dB. When this bit is logic 1: AGC gain $\geq$ 8 dB.                        |
| 3       | _           | not used                                                                                                                                                                                                                                               |
| 2       | MT_ADC_STAT | <b>Decimator mute.</b> A 1-bit value which signals whether the decimator has reached mute or not. When this bit is logic 0: decimator has not muted. When this bit is logic 1: decimator has muted.                                                    |
| 1       | _           | not used                                                                                                                                                                                                                                               |
| 0       | OVERFLOW    | <b>Digital output overflow detection.</b> A 1-bit value which signals whether the digital output amplitude exceeds –1.16 dB or not. When this bit is logic 0: no overflow detected (read-out). When this bit is logic 1: overflow detected (read-out). |

### UDA1380

### 12 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL                 | PARAMETER                      | CONDITIONS                                         | MIN.  | MAX.  | UNIT |
|------------------------|--------------------------------|----------------------------------------------------|-------|-------|------|
| V <sub>DD</sub>        | supply voltage                 | note 1                                             | _     | 4     | V    |
| T <sub>xtal(max)</sub> | maximum crystal temperature    |                                                    | _     | 150   | °C   |
| T <sub>stg</sub>       | storage temperature            |                                                    | -65   | +125  | °C   |
| T <sub>amb</sub>       | ambient temperature            |                                                    | -40   | +85   | °C   |
| V <sub>es</sub>        | electrostatic handling voltage | note 2                                             | -2000 | +2000 | V    |
|                        |                                | note 3                                             | -200  | +200  | V    |
| I <sub>lu(prot)</sub>  | latch-up protection current    | T <sub>amb</sub> = 125 °C; V <sub>DD</sub> = 3.6 V | _     | 100   | mA   |
| I <sub>sc(DAC)</sub>   | short-circuit current of DAC   | $T_{amb} = 0 \ ^{\circ}C; V_{DD} = 3 V; note 4$    |       |       |      |
|                        |                                | output short-circuited to $V_{SSA(DA)}$            | -     | 450   | mA   |
|                        |                                | output short-circuited to $V_{DDA(DA)}$            | -     | 325   | mA   |

### Notes

- 1. All supply connections must be made to the same power supply.
- 2. Equivalent to discharging a 100 pF capacitor via a 1.5 k $\Omega$  series resistor.
- 3. Equivalent to discharging a 200 pF capacitor via a 0.75  $\mu$ H series inductor.
- 4. DAC operation after short-circuiting cannot be warranted.

### 13 HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is advised to take normal precautions appropriate to handling MOS devices.

### 14 THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air |       |      |
|                      | TSSOP32 package                             |             | 115   | K/W  |
|                      | HVQFN32 package                             |             | 35    | K/W  |

### **15 QUALITY SPECIFICATION**

In accordance with "SNW-FQ-611D".

### UDA1380

### **16 DC CHARACTERISTICS**

 $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = V_{DDA(HP)} = 3.0 \text{ V}; T_{amb} = 25 \text{ °C}; R_L = 5 \text{ k}\Omega;$  all voltages measured with respect to ground; unless otherwise specified.

| SYMBOL               | PARAMETER                       | CONDITIONS                                                                                           | MIN. | TYP. | MAX. | UNIT |
|----------------------|---------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------|
| Supplies;            | note 1                          |                                                                                                      | 1    |      |      | •    |
| V <sub>DDA(AD)</sub> | ADC analog supply voltage       |                                                                                                      | 2.4  | 3.0  | 3.6  | V    |
| V <sub>DDA(DA)</sub> | DAC analog supply voltage       |                                                                                                      | 2.4  | 3.0  | 3.6  | V    |
| V <sub>DDA(HP)</sub> | headphone analog supply voltage | note 2                                                                                               | 2.4  | 3.0  | 3.6  | V    |
| V <sub>DDD</sub>     | digital supply voltage          |                                                                                                      | 2.4  | 3.0  | 3.6  | V    |
| I <sub>DDA(AD)</sub> | ADC analog supply current       | one ADC and microphone<br>amplifier enabled; f <sub>s</sub> = 48 kHz                                 | -    | 4.5  | -    | mA   |
|                      |                                 | two ADCs and PGA enabled; $f_s = 48 \text{ kHz}$                                                     | -    | 7.0  | -    | mA   |
|                      |                                 | all ADCs and PGAs power-down,<br>but AVC activated; f <sub>s</sub> = 48 kHz                          | _    | 3.3  | -    | mA   |
|                      |                                 | all ADCs, PGAs and LNA<br>power-down; f <sub>s</sub> = 48 kHz                                        | _    | 1.0  | -    | μA   |
| I <sub>DDA(DA)</sub> | DAC analog supply current       | operating mode; f <sub>s</sub> = 48 kHz                                                              | -    | 3.4  | -    | mA   |
|                      |                                 | Power-down mode; f <sub>s</sub> = 48 kHz                                                             | -    | 0.1  | -    | μA   |
| I <sub>DDA(HP)</sub> | headphone analog supply current | no signal applied (quiescent<br>current)                                                             | _    | 0.9  | -    | mA   |
|                      |                                 | Power-down mode                                                                                      | -    | 0.1  | -    | μA   |
| I <sub>DDD</sub>     | digital supply current          | operating mode; f <sub>s</sub> = 48 kHz                                                              | -    | 10.0 | -    | mA   |
|                      |                                 | playback mode; f <sub>s</sub> = 48 kHz                                                               | _    | 5.0  | -    | mA   |
|                      |                                 | record mode; f <sub>s</sub> = 48 kHz                                                                 | -    | 6.0  | -    | mA   |
|                      |                                 | Power-down mode; f <sub>s</sub> = 48 kHz                                                             | -    | 1.0  | -    | μA   |
| I <sub>DD(tot)</sub> | total supply current            | playback mode<br>(without headphone); f <sub>s</sub> = 48 kHz                                        | -    | 8    | -    | mA   |
|                      |                                 | playback mode (with headphone);<br>no signal; f <sub>s</sub> = 48 kHz                                | -    | 9    | -    | mA   |
|                      |                                 | record mode (audio); f <sub>s</sub> = 48 kHz                                                         | -    | 13   | -    | mA   |
|                      |                                 | record mode (speech);<br>f <sub>s</sub> = 48 kHz                                                     | -    | 10   | -    | mA   |
|                      |                                 | record mode (audio and speech); $f_s = 48 \text{ kHz}$                                               | -    | 13   | -    | mA   |
|                      |                                 | fully operating; f <sub>s</sub> = 48 kHz                                                             | -    | 23   | -    | mA   |
|                      |                                 | signal mix-in operating, using<br>FSDAC, AVC (with headphone);<br>no signal; f <sub>s</sub> = 48 kHz | -    | 12   | -    | mA   |
|                      |                                 | Power-down mode; $f_s = 48 \text{ kHz}$                                                              | _    | 2    | _    | μA   |

### UDA1380

| SYMBOL               | PARAMETER                                    | CONDITIONS                                    | MIN.                 | TYP.                 | MAX.                 | UNIT |
|----------------------|----------------------------------------------|-----------------------------------------------|----------------------|----------------------|----------------------|------|
| Digital inp          | out pins (5 V tolerant TTL co                | ompatible)                                    |                      | 1                    |                      |      |
| V <sub>IH</sub>      | HIGH-level input voltage                     |                                               | 2.0                  | -                    | 5.5                  | V    |
| VIL                  | LOW-level input voltage                      |                                               | -0.5                 | _                    | +0.8                 | V    |
| I <sub>LI</sub>      | input leakage current                        |                                               | -                    | _                    | 1                    | μA   |
| Ci                   | input capacitance                            |                                               | -                    | _                    | 10                   | pF   |
| Digital out          | tput pins                                    |                                               |                      |                      |                      | -    |
| V <sub>OH</sub>      | HIGH-level output voltage                    | I <sub>OH</sub> = -2 mA                       | 0.85V <sub>DDD</sub> | -                    | -                    | V    |
| V <sub>OL</sub>      | LOW-level output voltage                     | $I_{OL} = 2 \text{ mA}$                       | -                    | _                    | 0.4                  | V    |
| Reference            | voltage                                      |                                               |                      |                      |                      |      |
| V <sub>REF</sub>     | reference voltage                            | with respect to V <sub>SSA(AD)</sub> ; note 3 | $0.45V_{DDA}$        | 0.5V <sub>DDA</sub>  | 0.55V <sub>DDA</sub> | V    |
| R <sub>o(VREF)</sub> | output resistance on<br>pin V <sub>REF</sub> |                                               | -                    | 12.5                 | -                    | kΩ   |
| Analog-to            | -digital converter                           |                                               |                      |                      |                      |      |
| V <sub>ADCP</sub>    | positive reference voltage of the ADC        |                                               | -                    | V <sub>DDA(AD)</sub> | _                    | V    |
| V <sub>ADCN</sub>    | negative reference voltage of the ADC        |                                               | -                    | 0                    | _                    | V    |
| R <sub>i</sub>       | input resistance                             |                                               | -                    | 12                   | -                    | kΩ   |
| Ci                   | input capacitance                            |                                               | -                    | 24                   | -                    | pF   |
| Digital-to-          | analog converter                             |                                               |                      |                      |                      | -    |
| RL                   | load resistance                              |                                               | 3                    | _                    | -                    | kΩ   |
| CL                   | load capacitance                             | note 4                                        | -                    | _                    | 50                   | pF   |
| Power cor            | sumption (supply voltage                     | 3.0 V; f <sub>s</sub> = 48 kHz)               |                      |                      |                      |      |
| P <sub>tot</sub>     | total power dissipation                      | playback mode<br>(without headphone)          | -                    | 24                   | -                    | mW   |
|                      |                                              | playback mode (with headphone)                | -                    | 27                   | -                    | mW   |
|                      |                                              | record mode (audio)                           | _                    | 39                   | _                    | mW   |
|                      |                                              | record mode (speech)                          | _                    | 30                   | -                    | mW   |
|                      |                                              | record mode (audio and speech)                | -                    | 40                   | -                    | mW   |
|                      |                                              | full operation                                | -                    | 69                   | -                    | mW   |
|                      |                                              | Power-down mode                               | -                    | 6                    | -                    | μW   |

### Notes

- 1. All supply connections must be made to the same power supply unit.
- 2. When the supply voltages are below 2.7 V and the headphone load impedance is 16  $\Omega$ , it is recommended to limit the DAC and the headphone output to less than -2 dB, otherwise clipping may occur.
- 3.  $V_{DDA} = V_{DDA(DA)} = V_{DDA(AD)}$ .
- 4. When higher capacitive loads must be driven, a 100  $\Omega$  resistor must be connected in series with the DAC output in order to prevent oscillations in the output operational amplifier.

### **17 AC CHARACTERISTICS**

 $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = V_{DDA(HP)} = 3.0 \text{ V}; f_i = 1 \text{ kHz at} - 1 \text{ dB}; T_{amb} = 25 \text{ °C}; R_L = 5 \text{ k}\Omega; all voltages measured with respect to ground; unless otherwise specified.}$ 

| SYMBOL                    | PARAMETER                                           | CONDITIONS                                                        | MIN. | TYP. | MAX. | UNIT |
|---------------------------|-----------------------------------------------------|-------------------------------------------------------------------|------|------|------|------|
| Analog-to-digit           | al converter                                        |                                                                   |      |      |      | •    |
| Do                        | digital output level                                | 0 dB setting; $V_{i(rms)} = 1.0 V$                                | -1.5 | -1   | -0.5 | dBFS |
|                           |                                                     | 3 dB setting; V <sub>i(rms)</sub> = 708 mV                        | -1.5 | -1   | -0.5 | dBFS |
|                           |                                                     | 6 dB setting; V <sub>i(rms)</sub> = 501 mV                        | -1.5 | -1   | -0.5 | dBFS |
|                           |                                                     | 9 dB setting; V <sub>i(rms)</sub> = 354 mV                        | -1.5 | -1   | -0.5 | dBFS |
|                           |                                                     | 12 dB setting; V <sub>i(rms)</sub> = 252 mV                       | -1.5 | -1   | -0.5 | dBFS |
|                           |                                                     | 15 dB setting; V <sub>i(rms)</sub> = 178 mV                       | -1.5 | -1   | -0.5 | dBFS |
|                           |                                                     | 18 dB setting; V <sub>i(rms)</sub> = 125 mV                       | -1.5 | -1   | -0.5 | dBFS |
|                           |                                                     | 21 dB setting; V <sub>i(rms)</sub> = 89 mV                        | -1.5 | -1   | -0.5 | dBFS |
|                           |                                                     | 24 dB setting; V <sub>i(rms)</sub> = 63 mV                        | -1.5 | -1   | -0.5 | dBFS |
| $\Delta V_i$              | unbalance between channels                          |                                                                   | -    | <0.1 | -    | dB   |
| (THD + N)/S <sub>48</sub> | total harmonic                                      | at –1 dBFS                                                        |      |      |      |      |
|                           | distortion-plus-noise to signal at                  | 0 dB setting                                                      | -    | -85  | -80  | dB   |
|                           | I <sub>S</sub> = 48 KHZ                             | 3 dB setting                                                      | -    | -85  | -    | dB   |
|                           |                                                     | 6 dB setting                                                      | -    | -85  | -    | dB   |
|                           |                                                     | 9 dB setting                                                      | -    | -85  | -    | dB   |
|                           |                                                     | 12 dB setting                                                     | -    | -84  | -    | dB   |
|                           |                                                     | 15 dB setting                                                     | -    | -83  | -    | dB   |
|                           |                                                     | 18 dB setting                                                     | -    | -82  | -    | dB   |
|                           |                                                     | 21 dB setting                                                     | -    | -80  | -    | dB   |
|                           |                                                     | 24 dB setting                                                     | -    | -78  | -    | dB   |
|                           |                                                     | at –60 dBFS; A-weighted                                           |      |      |      |      |
|                           |                                                     | 0 dB setting                                                      | -    | -37  | -32  | dB   |
|                           |                                                     | 3 dB setting                                                      | -    | -36  | -    | dB   |
|                           |                                                     | 6 dB setting                                                      | -    | -36  | -    | dB   |
|                           |                                                     | 9 dB setting                                                      | -    | -36  | -    | dB   |
|                           |                                                     | 12 dB setting                                                     | -    | -35  | -    | dB   |
|                           |                                                     | 15 dB setting                                                     | -    | -34  | -    | dB   |
|                           |                                                     | 18 dB setting                                                     | -    | -33  | -    | dB   |
|                           |                                                     | 21 dB setting                                                     | -    | -32  | -    | dB   |
|                           |                                                     | 24 dB setting                                                     | -    | -30  | -    | dB   |
| S/N <sub>48</sub>         | signal-to-noise ratio at<br>f <sub>s</sub> = 48 kHz | $V_i = 0 V$ ; A-weighted                                          | 92   | 97   | -    | dB   |
| α <sub>cs</sub>           | channel separation                                  |                                                                   |      | 100  | _    | dB   |
| PSRR                      | power supply rejection ratio                        | f <sub>ripple</sub> = 1 kHz;<br>V <sub>ripple</sub> = 30 mV (p-p) | -    | 80   | -    | dB   |

| SYMBOL                  | PARAMETER                                                           | CONDITIONS                                                                                           | MIN. | TYP. | MAX. | UNIT |
|-------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------|
| LNA input plus          | analog-to-digital converter                                         |                                                                                                      |      |      |      |      |
| V <sub>i(rms)</sub>     | input voltage (RMS value)                                           | at 0 dBFS digital output; 2.2 k $\Omega$ source impedance                                            | -    | -    | 35   | mV   |
| (THD+N)/S <sub>48</sub> | total harmonic                                                      | at 0 dB                                                                                              | _    | -74  | -    | dB   |
|                         | distortion-plus-noise to signal<br>ratio at f <sub>s</sub> = 48 kHz | at –60 dB; A-weighted                                                                                | -    | -25  | -    | dB   |
| S/N <sub>48</sub>       | signal-to-noise ratio at<br>f <sub>s</sub> = 48 kHz                 | $V_i = 0 V;$ A-weighted                                                                              | -    | 85   | -    | dB   |
| $\alpha_{cs}$           | channel separation                                                  |                                                                                                      | -    | 70   | -    | dB   |
| Digital-to-analo        | og converter                                                        |                                                                                                      |      |      |      |      |
| V <sub>o(rms)</sub>     | output voltage (RMS value)                                          | at 0 dBFS digital input; note 1                                                                      | -    | 0.9  | _    | V    |
| ΔVo                     | unbalance between channels                                          |                                                                                                      | _    | <0.1 | _    | dB   |
| (THD+N)/S <sub>48</sub> | total harmonic                                                      | at 0 dB                                                                                              | _    | -85  | -80  | dB   |
|                         | distortion-plus-noise to signal<br>ratio at f <sub>s</sub> = 48 kHz | at –60 dB; A-weighted                                                                                | _    | -40  | -35  | dB   |
| (THD+N)/S <sub>96</sub> | total harmonic                                                      | at 0 dB                                                                                              | -    | -80  | -75  | dB   |
|                         | distortion-plus-noise to signal<br>ratio at f <sub>s</sub> = 96 kHz | at –60 dB; A-weighted                                                                                | _    | -37  | -32  | dB   |
| S/N <sub>48</sub>       | signal-to-noise ratio at<br>f <sub>s</sub> = 48 kHz                 | code = 0; A-weighted                                                                                 | 95   | 100  | -    | dB   |
| S/N <sub>96</sub>       | signal-to-noise ratio at<br>f <sub>s</sub> = 96 kHz                 | code = 0; A-weighted                                                                                 | 92   | 97   | -    | dB   |
| $\alpha_{cs}$           | channel separation                                                  |                                                                                                      | _    | 90   | -    | dB   |
| PSRR                    | power supply rejection ratio                                        | f <sub>ripple</sub> = 1 kHz;<br>V <sub>ripple</sub> = 30 mV (p-p)                                    | -    | 60   | -    | dB   |
| Headphone dri           | ver                                                                 |                                                                                                      | -    | -    | -    |      |
| P <sub>o(rms)</sub>     | output power (RMS value)                                            | at 0 dBFS digital input,<br>assuming $R_L = 16 \Omega$                                               | 30   | 35   | 40   | mW   |
| (THD+N)/S <sub>48</sub> | total harmonic                                                      | at 0 dB; $R_L = 16 \Omega$ ; note 2                                                                  | -    | -60  | -52  | dB   |
|                         | distortion-plus-noise to signal                                     | at 0 dB; $R_L = 5 k\Omega$                                                                           | _    | -82  | -77  | dB   |
|                         | ratio at $f_s = 48$ kHz                                             | at -60 dB; A-weighted                                                                                | -    | -33  | -27  | dB   |
| $\alpha_{cs}$           | channel separation                                                  | $R_L = 16 \Omega$ using pin $V_{REF(HP)}$ ;<br>no DC decoupling capacitors;<br>note 3                | 55   | 60   | -    | dB   |
|                         |                                                                     | $R_L = 16 \Omega$ single-ended<br>application with DC decoupling<br>capacitors (100 $\mu$ F typical) | 63   | 68   | -    | dB   |
|                         |                                                                     | $R_L = 32 \Omega$ single-ended<br>application with DC decoupling<br>capacitors (100 $\mu$ F typical) | 69   | 74   | -    | dB   |
| S/N <sub>48</sub>       | signal-to-noise ratio at<br>f <sub>s</sub> = 48 kHz                 | code = 0; A-weighted                                                                                 | 87   | 93   | _    | dB   |

### UDA1380

| SYMBOL                  | PARAMETER                                                           | CONDITIONS                  | MIN. | TYP. | MAX. | UNIT |
|-------------------------|---------------------------------------------------------------------|-----------------------------|------|------|------|------|
| AVC (line input         | via ADC input, output on line o                                     | utput and headphone driver) |      |      |      |      |
| V <sub>i(rms)</sub>     | input voltage (RMS value)                                           |                             | -    | 150  | _    | mV   |
| (THD+N)/S <sub>48</sub> | total harmonic                                                      | at 0 dB                     | -    | -80  | _    | dB   |
|                         | distortion-plus-noise to signal<br>ratio at f <sub>s</sub> = 48 kHz | at –60 dB; A-weighted       | _    | -28  | _    | dB   |
| S/N <sub>48</sub>       | signal-to-noise ratio at<br>f <sub>s</sub> = 48 kHz                 | $V_i = 0 V$ ; A-weighted    | -    | 87   | -    | dB   |
| α <sub>cs</sub>         | channel separation                                                  |                             | -    | 82   | _    | dB   |

### Notes

1. The output voltage of the DAC is proportional to the DAC power supply voltage.

2. When the supply voltages are below 2.7 V and the headphone load impedance is 16  $\Omega$ , it is recommended to limit the DAC and the headphone output to less than -2 dB, otherwise clipping may occur.

3. Channel separation performance is measured at the IC pin.

### UDA1380

### 18 TIMING

 $V_{DDD} = V_{DDA(AD)} = V_{DDA(DA)} = V_{DDA(HP)} = 2.7$  to 3.6 V;  $T_{amb} = -20$  to +85 °C; all voltages referenced to ground; unless otherwise specified.

| SYMBOL                    | PARAMETER                                | CONDITIONS                     | MIN.                | TYP. | MAX.                                                            | UNIT |
|---------------------------|------------------------------------------|--------------------------------|---------------------|------|-----------------------------------------------------------------|------|
| System clock              | timing; note 1                           | ·                              |                     | •    |                                                                 |      |
| T <sub>sys</sub>          | system clock cycle time                  | $f_{sys} = 256 f_s$            | 35                  | 81   | 250                                                             | ns   |
|                           |                                          | $f_{sys} = 384 f_s$            | 23                  | 54   | 170                                                             | ns   |
|                           |                                          | $f_{sys} = 512 f_s$            | 17                  | 41   | 130                                                             | ns   |
|                           |                                          | $f_{sys} = 768 f_s$            | 17                  | 27   | 90                                                              | ns   |
| t <sub>CWL</sub>          | system clock LOW time                    | f <sub>sys</sub> < 19.2 MHz    | 0.3T <sub>sys</sub> | _    | 0.7T <sub>sys</sub>                                             | ns   |
|                           |                                          | $f_{sys} \ge 19.2 \text{ MHz}$ | 0.4T <sub>sys</sub> | _    | 0.6T <sub>sys</sub>                                             | ns   |
| t <sub>CWH</sub>          | system clock HIGH time                   | f <sub>sys</sub> < 19.2 MHz    | 0.3T <sub>sys</sub> | -    | 0.7T <sub>sys</sub>                                             | ns   |
|                           |                                          | $f_{sys} \ge 19.2 \text{ MHz}$ | 0.4T <sub>sys</sub> | _    | 0.6T <sub>sys</sub>                                             | ns   |
| Serial interfa            | ce input/output data timing (see Fig     | .17)                           |                     |      |                                                                 |      |
| f <sub>BCK</sub>          | bit clock frequency                      |                                | -                   | -    | 128f <sub>s</sub>                                               | Hz   |
| T <sub>cy(BCK)</sub>      | bit clock cycle time                     |                                | -                   | -    | <sup>1</sup> / <sub>128</sub> T <sub>cy(s)</sub> <sup>(2)</sup> | s    |
| t <sub>вскн</sub>         | bit clock HIGH time                      |                                | 30                  | -    | -                                                               | ns   |
| t <sub>BCKL</sub>         | bit clock LOW time                       |                                | 30                  | -    | -                                                               | ns   |
| t <sub>r</sub>            | rise time                                |                                | -                   | -    | 20                                                              | ns   |
| t <sub>f</sub>            | fall time                                |                                | -                   | -    | 20                                                              | ns   |
| t <sub>su(WS)</sub>       | word select set-up time                  |                                | 10                  | -    | -                                                               | ns   |
| t <sub>h(WS)</sub>        | word select hold time                    |                                | 10                  | -    | -                                                               | ns   |
| t <sub>su(DATAI)</sub>    | data input set-up time                   |                                | 10                  | _    | _                                                               | ns   |
| t <sub>h(DATAI)</sub>     | data input hold time                     |                                | 10                  | _    | _                                                               | ns   |
| t <sub>h(DATAO)</sub>     | data output hold time                    |                                | 0                   | _    | _                                                               | ns   |
| t <sub>d(DATAO-BCK)</sub> | data output to bit clock delay           |                                | -                   | _    | 30                                                              | ns   |
| t <sub>d(DATAO-WS)</sub>  | data output to word select delay         |                                | -                   | -    | 30                                                              | ns   |
| L3-bus interfa            | ace timing (see Figs 18 and 19)          |                                |                     |      |                                                                 |      |
| t <sub>r</sub>            | rise time                                | note 3                         | -                   | -    | 10                                                              | ns/V |
| t <sub>f</sub>            | fall time                                | note 3                         | -                   | _    | 10                                                              | ns/V |
| T <sub>cy(CLK)L3</sub>    | L3CLOCK cycle time                       | note 4                         | 500                 | -    | -                                                               | ns   |
| t <sub>CLK(L3)H</sub>     | L3CLOCK HIGH time                        | note 4                         | 250                 | -    | -                                                               | ns   |
| t <sub>CLK(L3)L</sub>     | L3CLOCK LOW time                         | note 4                         | 250                 | -    | -                                                               | ns   |
| t <sub>su(L3)A</sub>      | L3MODE set-up time in address            |                                | 190                 | -    | -                                                               | ns   |
|                           | mode                                     |                                |                     |      |                                                                 |      |
| t <sub>h(L3)A</sub>       | L3MODE hold time in address mode         |                                | 190                 | -    | _                                                               | ns   |
| t <sub>su(L3)D</sub>      | L3MODE set-up time in data transfer mode |                                | 190                 | _    | _                                                               | ns   |
| t <sub>h(L3)D</sub>       | L3MODE hold time in data transfer mode   |                                | 190                 | _    | -                                                               | ns   |

### UDA1380

| SYMBOL                      | PARAMETER                                            | CONDITIONS | MIN.                   | TYP. | MAX. | UNIT |
|-----------------------------|------------------------------------------------------|------------|------------------------|------|------|------|
| t <sub>stp(L3)</sub>        | L3MODE stop time in data transfer mode               |            | 190                    | -    | _    | ns   |
| t <sub>su(L3)DA</sub>       | L3DATA set-up time in address and data transfer mode |            | 190                    | _    | _    | ns   |
| t <sub>h(L3)DA</sub>        | L3DATA hold time in address and data transfer mode   |            | 30                     | _    | _    | ns   |
| t <sub>d(L3)R</sub>         | L3DATA delay time in data transfer mode              |            | 0                      | _    | 50   | ns   |
| t <sub>dis(L3)R</sub>       | L3DATA disable time for read data                    |            | 0                      | _    | 50   | ns   |
| I <sup>2</sup> C-bus interf | ace timing; see Fig.20                               |            |                        |      |      |      |
| f <sub>SCL</sub>            | SCL clock frequency                                  |            | 0                      | _    | 400  | kHz  |
| t <sub>LOW</sub>            | SCL LOW time                                         |            | 1.3                    | -    | -    | μs   |
| t <sub>HIGH</sub>           | SCL HIGH time                                        |            | 0.6                    | _    | -    | μs   |
| t <sub>r</sub>              | rise time SDA and SCL                                | note 5     | 20 + 0.1C <sub>b</sub> | _    | 300  | ns   |
| t <sub>f</sub>              | fall time SDA and SCL                                | note 5     | 20 + 0.1C <sub>b</sub> | _    | 300  | ns   |
| t <sub>HD;STA</sub>         | hold time START condition                            | note 6     | 0.6                    | _    | -    | μs   |
| t <sub>SU;STA</sub>         | set-up time repeated START                           |            | 0.6                    | _    | _    | μs   |
| t <sub>SU;STO</sub>         | set-up time STOP condition                           |            | 0.6                    | _    | -    | μs   |
| t <sub>BUF</sub>            | bus free time between a STOP and START condition     |            | 1.3                    | _    | -    | μs   |
| t <sub>SU;DAT</sub>         | data set-up time                                     |            | 100                    | _    | _    | ns   |
| t <sub>HD;DAT</sub>         | data hold time                                       |            | 0                      | _    | _    | μs   |
| t <sub>SP</sub>             | pulse width of spikes                                | note 7     | 0                      | -    | 50   | ns   |
| Cb                          | capacitive load for each bus line                    |            | -                      | -    | 400  | pF   |

### Notes

- 1. The typical value of the timing is specified at 48 kHz sampling frequency (see Fig.16).
- 2.  $T_{cy(s)}$  is the cycle time of the sample frequency.
- 3. In order to prevent digital noise interfering with the L3-bus communication, it is best to have the rise and fall times as short as possible.
- 4. When the sampling frequency is below 32 kHz, the L3CLOCK cycle must be limited to  $\frac{1}{64fs}$  cycle.
- 5. C<sub>b</sub> is the total capacitance of one bus line in pF. The maximum capacitive load for each bus line is 400 pF.
- 6. After this period, the first clock pulse is generated.
- 7. To be suppressed by the input filter.

UDA1380

# Stereo audio coder-decoder for MD, CD and MP3





### L3MODE tsu(L3)A <sup>t</sup>h(L3)A <sup>t</sup>CLK(L3)L -<sup>- t</sup>su(L3)A <sup>t</sup>CLK(L3)H→ -► | <sup>t</sup>h(L3)A <sup>|</sup> -L3CLOCK <sup>— t</sup>h(L3)DA <sup>- t</sup>su(L3)DA BIT 0 BIT 7 L3DATA MGL723 Fig.18 Timing of address mode.



# Product specification

# Stereo audio coder-decoder for MD, CD and MP3

UDA1380



\_

### **19 APPLICATION INFORMATION**



### 20 PACKAGE OUTLINES

TSSOP32: plastic thin shrink small outline package; 32 leads; body width 6.1 mm; lead pitch 0.65 mm

D F Х □у = v 🕅 A HF  $[] []_{I} []_{$ 32  $A_2$  $(A_3)$ A pin 1 index detail X 16 • 🕂 w 🕅 bp е 2.5 5 mm 0 scale DIMENSIONS (mm are the original dimensions) Α D<sup>(1)</sup> E<sup>(2)</sup> UNIT A<sub>1</sub> Α2 A<sub>3</sub> bp С е Η<sub>E</sub> L Lр ۷ w у Ζ θ max 0.30 8° 0.15 0.95 0.20 11.1 0.75 0.78 6.2 8.3 mm 1.1 0.25 0.65 1 0.2 0.1 0.1 0° 6.0 0.50 0.05 0.85 0.19 0.09 10.9 7.9 0.48 Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. REFERENCES OUTLINE EUROPEAN ISSUE DATE PROJECTION VERSION IEC JEDEC JEITA <del>99-12-27</del>  $\square$ SOT487-1 MO-153 03-02-18

UDA1380

SOT487-1

### UDA1380

SOT617-1



### HVQFN32: plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 x 5 x 0.85 mm

### 21 SOLDERING

### 21.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### 21.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON-T and SSOP-T packages
  - for packages with a thickness  $\ge$  2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

### 21.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### 21.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}\text{C}.$ 

### UDA1380

### 21.5 Suitability of surface mount IC packages for wave and reflow soldering methods

|                                                                                            | SOLDERING METHOD                  |                       |  |  |
|--------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|
| FACKAGE                                                                                    | WAVE                              | REFLOW <sup>(2)</sup> |  |  |
| BGA, HTSSONT <sup>(3)</sup> , LBGA, LFBGA, SQFP, SSOPT <sup>(3)</sup> , TFBGA, USON, VFBGA | not suitable                      | suitable              |  |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON,<br>HTQFP, HTSSOP, HVQFN, HVSON, SMS    | not suitable <sup>(4)</sup>       | suitable              |  |  |
| PLCC <sup>(5)</sup> , SO, SOJ                                                              | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP                                                                            | not recommended <sup>(5)(6)</sup> | suitable              |  |  |
| SSOP, TSSOP, VSO, VSSOP                                                                    | not recommended <sup>(7)</sup>    | suitable              |  |  |
| CWQCCNL <sup>(8)</sup> , PMFP <sup>(9)</sup> , WQCCNL <sup>(8)</sup>                       | not suitable                      | not suitable          |  |  |

### Notes

- 1. For more detailed information on the BGA packages refer to the "(*LF*)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
- 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 3. These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
- 4. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 6. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 7. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- 8. Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
- 9. Hot bar or manual soldering is suitable for PMFP packages.

UDA1380

### 22 DATA SHEET STATUS

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)(3)</sup> | DEFINITION                                                                                                                                                                                                                                                                                                 |
|-------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | Objective data                      | Development                         | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                |
| 11    | Preliminary data                    | Qualification                       | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.             |
|       | Product data                        | Production                          | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Relevant changes will<br>be communicated via a Customer Product/Process Change Notification<br>(CPCN). |

### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

### 23 DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### 24 DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products including circuits, standard cells, and/or software described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

UDA1380

### 25 PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

### Philips Semiconductors – a worldwide company

### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2004

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

R30/04/pp68

Date of release: 2004 Apr 22

Document order number: 9397 750 13108

SCA76

Let's make things better.





Philips Semiconductors